ZHCSHD3L October 2017 – March 2025 BQ2980 , BQ2982
PRODUCTION DATA
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
|---|---|---|---|---|---|---|---|
| SUPPLY CURRENT CONSUMPTION | |||||||
| INORMAL | Normal mode supply current | VCHG and VDSG > 5V, CLOAD = 8nF (typical 20nA(1)), VDD > 4.0V | 5 | 8 | µA | ||
| VCHG and VDSG > 5V, CLOAD = 8nF (typical 20 nA(1)), UVP < VDD < 3.9V | 4 | 6 | µA | ||||
| IFETOFF | Supply current with both FET drivers off | VCHG = VDSG ≤ 0.2V | 2 | 4 | µA | ||
| ISHUT | Shutdown current | VPACK < VBAT, VDD = 1.5V | 0.1 | µA | |||
| N-CH FET DRIVER, CHG and DSG | |||||||
| AFETON | FET driver gain factor, the Vgs voltage to FET | VCHG
or VDSG = VDD + VDD × AFETON UVP < VDD < 3.9V CLOAD = 8nF | 1.65 | 1.75 | 1.81 | V/V | |
| VCHG or VDSG = VDD + VDD × AFETON VDD > 4.0 V CLOAD = 8 nF | 1.45 | 1.55 | 1.68 | V/V | |||
| VFETOFF | FET driver off output voltage | VFETOFF = VCHG – VSS or VDSG –
VSS CLOAD = 8nF | 0.2 | V | |||
| VDRIVER_SHUT | FET driver charge pump shut down voltage | Charge pump enabled when VDD rises to VDRIVER_SHUT | 1.95 | 2 | 2.1 | V | |
| VDRIVER_SHUT_HYS | FET driver charge pump shut down voltage hysteresis | Charge pump disabled when VDD falls to VDRIVER_SHUT – VDRIVER_SHUT_HYS | 50 | mV | |||
| trise(2) | FET driver rise time | CLOAD
= 8nF, VCHG or VDSG rises from VDD to (2 × VDD) | 400 | 800 | µs | ||
| tfall | FET driver fall time | CLOAD
= 8nF, VCHG or VDSG fall to VFETOFF | 50 | 200 | µs | ||
| ILOAD | FET driver maximum loading | 10 | µA | ||||
| VOLTAGE PROTECTION | |||||||
| VOVP | Overvoltage detection range | Factory configured, 50mV step | 3750 | 5200 | mV | ||
| VOVP_ACC | Overvoltage detection accuracy | TA = 25°C, CHG/DSG CLOAD < 1µA | –10 | 10 | mV | ||
| TA = 0°C to 60°C, CHG/DSG CLOAD < 1µA | –15 | 15 | |||||
| TA = –40°C to +85°C, CHG/DSG CLOAD < 1µA | –25 | 25 | |||||
| VOVP_HYS | Overvoltage release hysteresis voltage | Fixed at 200mV | 150 | 200 | 250 | mV | |
| VUVP | Undervoltage detection range | Factory configured, 50mV step | 2200 | 3000 | mV | ||
| VUVP_ACC | Undervoltage detection accuracy | TA = 25°C | –20 | 20 | mV | ||
| TA = 0°C to 60°C | –30 | 30 | mV | ||||
| TA = –40°C to +85°C | –50 | 50 | mV | ||||
| VUVP_HYS | Undervoltage release hysteresis voltage | Fixed at 200mV | 150 | 200 | 250 | mV | |
| RPACK-VSS | Resistance between PACK and VSS during UV fault | 100 | 300 | 550 | kΩ | ||
| CURRENT PROTECTION | |||||||
| VOC | Overcurrent in charge (OCC) and discharge (OCD) range | Factory configured, 2mV step. For OCC, the range is negative (min = –64, max = –4). | 4 | 64 | mV | ||
| VSCD | Short circuit in discharge threshold | Factory configured | 10 | mV | |||
| 20 | |||||||
| 30 | |||||||
| 40 | |||||||
| 60 | |||||||
| 120 | |||||||
| 200 | |||||||
| VOC_ACC | Overcurrent (OCC, OCD1, OCD2, SCD) detection accuracy | < 20mV | –1 | 1 | mV | ||
| 20 to approximately 5 mV | –3 | 2 | 3 | ||||
| 56 to approximately 100mV | –5 | 5 | |||||
| > 100mV | –12 | 12 | |||||
| IPACK-VDD | Current sink between PACK and VDD during current fault. Used for load removal detection | 8 | 24 | µA | |||
| IOCD_REC | OCD, SCD recovery detection current | Sum of current from VDD and BAT during OCD or SCD fault | 55 | µA | |||
| VOC_REL | OCC fault release threshold | (VBAT – VPACK) | 100 | mV | |||
| OCD, SCD fault release threshold | (VPACK – VBAT) | –400 | mV | ||||
| OVERTEMPERATURE PROTECTION(2) | |||||||
| TOT | Internal overtemperature threshold | Factory configured | 75 | °C | |||
| 85 | |||||||
| TOT_ACC | Internal overtemperature detection accuracy | –10 | 10 | °C | |||
| TOT_HYS | Internal overtemperature hysteresis | 8 | 15 | 22 | °C | ||
| PROTECTION DELAY(2) | |||||||
| tOVP | Overvoltage detection delay | Factory configured | 0.2 | 0.25 | 0.3 | s | |
| 0.8 | 1 | 1.2 | |||||
| 1 | 1.25 | 1.5 | |||||
| 3.6 | 4.5 | 5.4 | |||||
| tUVP | Undervoltage detection delay | Factory configured | 16 | 20 | 24 | ms | |
| 76.8 | 96 | 115.2 | |||||
| 100 | 125 | 150 | |||||
| 115.2 | 144 | 172.8 | |||||
| tOC | Overcurrent (OCC, OCD) detection delay | Factory configured | 5.6 | 8 | 10.5 | ms | |
| 12.4 | 16 | 19.6 | |||||
| 16 | 20 | 24 | |||||
| 38.4 | 48 | 57.6 | |||||
| tSCD | Short circuit discharge detection delay | Fixed configuration | 125 | 250 | 375 | µs | |
| tOT | Overtemperature detection delay | Fixed configuration | 3.6 | 4.5 | 5.4 | s | |
| FET OVERRIDE/DEVICE SHUTDOWN CONTROL, CTR | |||||||
| VIH | High-level input | 1 | V | ||||
| VIL | Low-level input | 0.4 | V | ||||
| VHYS | Hysteresis for VIH and VIL | 200 | mV | ||||
| RPULL_UP | Effective Internal pull-up resistance (to use with external PTC) | Factory configured if enabled | 1.5 | MΩ | |||
| 5 | |||||||
| 8 | |||||||
| ZVCHG (0V Charging) | |||||||
| V0CHGR | Charger voltage requires to start 0V charging | BQ2980xx only (ZVCHG is disabled in BQ2982xx). The CHG driver becomes high impedance when VDD < V0INH. | 2 | V | |||
| V0INH | Battery voltage that inhibits 0V charging | 1 | V | ||||