ZHCSPJ8C December 2021 – June 2025 AM2732 , AM2732-Q1
PRODUCTION DATA
请参考 PDF 数据表获取器件具体的封装图。
| PARAMETER | MIN | MAX | UNIT | |
|---|---|---|---|---|
| Main Subsystem (MSS) | Dual-Core Cortex-R5F, ARMv7(2) | |||
| Clock Speed | 400 | MHz | ||
| L1 Program Memory (I-Cache) with 64-bit ECC | 32 | KB | ||
| L1 Data Memory (D-Cache) with 32-bit ECC | 32 | KB | ||
| L1 Tightly Coupled Memory(3) (TCM) with 32-bit ECC | 32 | 64 | KB | |
| L2 Memory | 960 | KB | ||
| DSP Subsystem (DSS) | Single Core C66x DSP | |||
| Clock Speed | 550 | MHz | ||
| L1 Program Memory | 32 | KB | ||
| L1 Data Memory | 32 | KB | ||
| L2 Memory(1) | 384 | KB | ||
| Shared Memory | Shared L3 Memory 4 | 1.5 | 3.5625 | MB |