ZHCSLR7B March 2021 – September 2024 ADS7067
PRODUCTION DATA
| MIN | MAX | UNIT | |||
|---|---|---|---|---|---|
| CONVERSION CYCLE | |||||
| fCYCLE | Sampling frequency | 800 | kSPS | ||
| tCYCLE | ADC cycle-time period | 1/fCYCLE | s | ||
| tQUIET | Quiet acquisition time | 20 | ns | ||
| tACQ | Acquisition time | 300 | ns | ||
| tWH_CSZ | Pulse duration: CS high | 220 | ns | ||
| tWL_CSZ | Pulse duration: CS low | 210 | ns | ||
| SPI INTERFACE TIMINGS | |||||
| fCLK | Maximum SCLK frequency | 60 | MHz | ||
| tCLK | Minimum SCLK time period | 16.67 | ns | ||
| tPH_CK | SCLK high time | 0.45 | 0.55 | tCLK | |
| tPL_CK | SCLK low time | 0.45 | 0.55 | tCLK | |
| tSU_CSCK | Setup time: CS falling to the first SCLK capture edge | 15 | ns | ||
| tSU_CKDI | Setup time: SDI data valid to the SCLK capture edge | 6.4 | ns | ||
| tHT_CKDI | Hold time: SCLK capture edge to data valid on SDI | 4 | ns | ||
| tD_CKCS | Delay time: last SCLK falling to CS rising | 0.8 | ns | ||