ZHCSES1B March 2016 – October 2018 ADS1282-SP
PRODUCTION DATA.
| PIN | I/O | DESCRIPTION | |
|---|---|---|---|
| NO. | NAME | ||
| 1 | CLK | Digital input | Master clock input |
| 2 | SCLK | Digital input | Serial clock input |
| 3 | DRDY | Digital output | Data ready output: read data on falling edge |
| 4 | DOUT | Digital output | Serial data output |
| 5 | DIN | Digital input | Serial data input |
| 6, 12, 27, 25 | DGND | Digital ground | Digital ground, pin 12 is the key ground point |
| 7 | MCLK | Digital I/O | "Modulator clock output; if in modulator mode:
MCLK: Modulator clock output Otherwise, the pin is an unused input (must be tied)." |
| 8 | M1 | Digital I/O | "Modulator data output 1; if in modulator mode:
M1: Modulator data output 1 Otherwise, the pin is an unused input (must be tied)." |
| 9 | M0 | Digital I/O | "Modulator data output 0; if in modulator mode:
M0: Modulator data output 0 Otherwise, the pin is an unused input (must be tied)." |
| 10 | SYNC | Digital input | Synchronize input |
| 11 | MFLAG | Digital output | Modulator Over-Range flag:
0 = Normal 1 = Modulator over-range |
| 13 | CAPN | Analog | PGA outputs: Connect 10-nF capacitor from CAPP to CAPN |
| 14 | CAPP | Analog | PGA outputs: Connect 10-nF capacitor from CAPP to CAPN |
| 15 | AINP2 | Analog input | Positive analog input 2 |
| 16 | AINN2 | Analog input | Negative analog input 2 |
| 17 | AINP1 | Analog input | Positive analog input 1 |
| 18 | AINN1 | Analog input | Negative analog input 1 |
| 19 | AVDD | Analog supply | Positive analog power supply |
| 20 | AVSS | Analog supply | Negative analog power supply |
| 21 | VREFN | Analog input | Negative reference input |
| 22 | VREFP | Analog input | Positive reference input |
| 23 | PWDN | Digital input | Power-down input, active low |
| 24 | RESET | Digital input | Reset input, active low |
| 26 | DVDD | Digital supply | Digital power supply: 1.8 V to 3.3 V |
| 28 | BYPAS | Analog | Sub-regulator output: Connect 1-μF capacitor to DGND |