ZHCSW49C August 2008 – April 2024 TL28L92
PRODUCTION DATA
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| Reset Timing (see Figure 4-2) | ||||||
| tRES | Reset pulse width | 100 | 20 | ns | ||
| Bus Timing(5) (see Figure 4-3) | ||||||
| tAS | A0 to A3 set-up time to RDN, WRN LOW | 10 | 6 | ns | ||
| tAH | A0 to A3 hold time from RDN, WRN LOW | 33 | 16 | ns | ||
| tCS | CEN set-up time to RDN, WRN LOW | 0 | ns | |||
| tCH | CEN hold time from RDN, WRN LOW | 0 | ns | |||
| tRW | WRN, RDN pulse width (LOW time) | 20 | 10 | ns | ||
| tDD | Data valid after RDN LOW | 125pF load; see Figure 4-1 for smaller loads | 46 | 75 | ns | |
| tDA | RDN LOW to data bus active | 0(6) | ns | |||
| tDF | data bus floating after RDN or CEN HIGH | 15 | 20 | ns | ||
| tDI | RDN or CEN HIGH to data bus invalid | 0 | ns | |||
| tDS | Data bus set-up time before WRN or CEN HIGH (write cycle) | 43 | 20 | ns | ||
| tDH | Data hold time after WRN HIGH | 0 | –15 | ns | ||
| tRWD | HIGH time between read and/or write cycles | 27 | 10 | ns | ||
| Port Timing(5) (see Figure 4-7) | ns | |||||
| tPS | Port in set-up time before RDN LOW (Read IP ports cycle) | 0 | –20 | ns | ||
| tPH | Port in hold time after RDN HIGH | 0 | –20 | |||
| tPD | OP port valid after WRN or CEN HIGH (OPR write cycle) | 50 | 75 | |||
| Interrupt Timing (see Figure 4-8) | ||||||
| tIR | INTRN (or OP3 to OP7 when used as interrupts) | Read Rx FIFO (RxRDY/FFULL interrupt) | 40 | 79 | ns | |
| Write Tx FIFO (TxRDY interrupt) | 40 | 79 | ||||
| Reset command (delta break change interrupt) | 40 | 79 | ||||
| Stop C/T command (counter/timer interrupt) | 40 | 79 | ||||
| Read IPCR (delta input port change interrupt) | 40 | 79 | ||||
| Write IMR (clear of change interrupt mask bit(s)) | 40 | 79 | ||||
| Clock Timing (see Figure 4-9) | ||||||
| tCLK | X1/CLK HIGH or LOW time | 35 | 25 | ns | ||
| fCLK | X1/CLK frequency | 0.1(7) | 3.686 | 8 | MHz | |
| tCTC | C/T clock (IP2) HIGH or LOW time (C/T external clock input) | 30 | 15 | |||
| fCTC | C/T clock (IP2) frequency | 0(7) | 8 | MHz | ||
| tRX | RxC HIGH or LOW time | 16× | 30 | 10 | ns | |
| fRX | RxC frequency | 16× | 0(7) | 16 | MHz | |
| 1×(8) | 0(7) | 1 | ||||
| tTX | TxC HIGH or LOW time | 16× | 30 | 15 | ns | |
| fTX | TxC frequency | 16× | 16 | MHz | ||
| 1×(8) | 0(8) | 1 | ||||
| Transmitter Timing, External Clock (see Figure 4-10) | ||||||
| tTXD | TxD output delay from TxC LOW (TxC input pin) | 40 | 78 | ns | ||
| tTCS | Output delay from TxC output pin LOW to TxD data output | 8 | 30 | ns | ||
| Receiver Timing, External Clock (see Figure 4-11) | ||||||
| tRXS | RxD data set-up time to RxC HIGH | 50 | 10 | ns | ||
| tRXH | RxD data hold time from RxC HIGH | 50 | 10 | ns | ||
| 68xxx or Motorola Bus Timing (see Figure 4-3, Figure 4-4, and Figure 4-5)(9) | ||||||
| tDCR | DACKN LOW (read cycle) from X1 HIGH | 18 | 57 | ns | ||
| tDCW | DACKN LOW (write cycle) from X1 HIGH | 18 | 57 | ns | ||
| tDAT | DACKN high-impedance from CEN or IACKN HIGH | 10 | 15 | ns | ||
| tCSC | CEN or IACKN set-up time to X1 HIGH for minimum DACKN cycle | 30 | 10 | ns | ||