Table 6-40 Status Register Channel B (SRB) (Address 0x9) Bit Allocation| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|
| received break(1) | framing error(1) | parity error(1) | overrun error | TxEMTB | TxRDYB | RxFULLB | RxRDYB |
(1) These status bits are appended to the corresponding data character in the receive FIFO. A read of the status provides these bits [7:5] from the top of the FIFO together with bits [4:0]. These bits are cleared by a reset error status command. In character mode they are discarded when the corresponding data character is read from the FIFO. In block error mode, the error-reset command (command 0x4 or receiver reset) must used to clear block error conditions.
The bit definitions for this register are identical to the bit definitions for SRA, except that all status applies to the channel B receiver and transmitter and the corresponding inputs and outputs.