ZHCSJX6C June 2019 – September 2024 ADS7038 , ADS7038H
PRODUCTION DATA
OPMODE_CFG is shown in Figure 8-5 and described in Table 8-7.
Return to the Summary Table.
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| CONV_ON_ERR | CONV_MODE[1:0] | OSC_SEL | CLK_DIV[3:0] | ||||
| R/W-0b | R/W-0b | R/W-0b | R/W-0b | ||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7 | CONV_ON_ERR | R/W | 0b | Control continuation of autonomous modes if CRC error
is detected on communication interface. 0b = If CRC error is detected, device continues channel sequencing and pin configuration is retained. See the CRCERR_IN bit for more details. 1b = If CRC error is detected, devicel changes all channels to analog inpts and channel sequencing is paused until CRCERR_IN = 1b. After clearing CRCERR_IN flag, device resumes channel sequencing and pin confguration is restored. |
| 6-5 | CONV_MODE[1:0] | R/W | 0b | These bits set the mode of conversion of the ADC. 0b = Manual mode; conversions are initiated by host. 1b = Autonomous mode; conversions are initiated by the internal state machine. |
| 4 | OSC_SEL | R/W | 0b | Selects the oscillator for internal timing generation.
0b = High-speed oscillator. 1b = Low-power oscillator. |
| 3-0 | CLK_DIV[3:0] | R/W | 0b | Sampling speed control in autonomous monitoring mode (CONV_MODE = 01b). See the section on oscillator and timing control for details. |