SPRUIN7C March 2020 – March 2024 TMS320F280021 , TMS320F280021-Q1 , TMS320F280023 , TMS320F280023-Q1 , TMS320F280023C , TMS320F280025 , TMS320F280025-Q1 , TMS320F280025C , TMS320F280025C-Q1
Table 3-7 shows the clock connections sorted by the clock domain and Table 3-8 shows the clock connections sorted by the module name.
| Clock Domain | Module Name |
|---|---|
| CPUCLK | FPU |
| TMU | |
| Flash | |
| SYSCLK | ePIE |
| M0 - M1 RAMs | |
| LS4 - LS7 RAMs | |
| GS0 RAM | |
| Boot ROM | |
| GPIO Input Sync and Qual | |
| WD | |
| XINT | |
| DCSM | |
| PLLSYSCLK | CPU |
| NMIWD | |
| PERx.SYSCLK | CLB |
| Timer0 - 2 | |
| DCC0 - 1 | |
| FSI | |
| ePWM1 - 7 | |
| eCAP1 - 3 | |
| eQEP1 - 2 | |
| ADCA , C | |
| CMPSS1 - 4 | |
| CANA | |
| I2CA - B | |
| PMBUSA | |
| LINA - B | |
| HICA | |
| HWBIST | |
| BGCRC | |
| HRCAL | |
| ERAD | |
| PERx.LSPCLK | SCIA |
| SPIA - B | |
| WDCLK (INTOSC1) | Watchdog Timer |
| Module Name | Clock Domain |
|---|---|
| ADCA , C | PERx.SYSCLK |
| BGCRC | PERx.SYSCLK |
| Boot ROM | SYSCLK |
| CANA | PERx.SYSCLK |
| CLB | PERx.SYSCLK |
| CMPSS1 - 4 | PERx.SYSCLK |
| CPU | PLLSYSCLK |
| CPU Timers | PERx.SYSCLK |
| DCC0 - 1 | PERx.SYSCLK |
| DCSM | SYSCLK |
| DMA | PERx.SYSCLK |
| eCAP1 - 3 | PERx.SYSCLK |
| ePIE | SYSCLK |
| ePWM1 - 7 | PERx.SYSCLK |
| eQEP1 - 2 | PERx.SYSCLK |
| ERAD | PERx.SYSCLK |
| Flash | CPUCLK |
| FPU | CPUCLK |
| GPIO Input Sync and Qual | SYSCLK |
| GS0 RAM | SYSCLK |
| HICA | PERx.SYSCLK |
| HWBIST | PERx.SYSCLK |
| I2CA - B | PERx.SYSCLK |
| LINA - B | PERx.SYSCLK |
| LS4 - LS7 RAMs | SYSCLK |
| M0 - M1 RAMs | SYSCLK |
| NMIWD | PLLSYSCLK |
| PMBUSA | PERx.SYSCLK |
| SCIA | PERx.LSPCLK |
| SPIA - B | PERx.LSPCLK |
| TMU | CPUCLK |
| Watchdog Timer | WDCLK (INTOSC1) |