ZHCSQE8D November   2022  – November 2023 TPS389C03-Q1

PRODUCTION DATA  

  1.   1
  2. 特性
  3. 应用
  4. 说明
  5. Device Comparison
  6. Pin Configuration and Functions
  7. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Timing Requirements
  8. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1  I2C
      2. 7.3.2  Maskable Interrupt (AMSK)
      3. 7.3.3  VDD
      4. 7.3.4  MON
      5. 7.3.5  NRST
      6. 7.3.6  NIRQ
      7. 7.3.7  ADC
      8. 7.3.8  Packet Error Checking (PEC)
      9. 7.3.9  Q&A Watchdog
        1. 7.3.9.1 Question and Token Generation
        2. 7.3.9.2 Q&A Watchdog Open and Close Window Delay
        3. 7.3.9.3 Q&A Watchdog Status Register
        4. 7.3.9.4 Q&A Watchdog Timing
        5. 7.3.9.5 Q&A Watchdog State Machine and Test Program
      10. 7.3.10 Error Signal Monitoring (ESM)
        1. 7.3.10.1 ESM Timing
    4. 7.4 Device Functional Modes
      1. 7.4.1 Built-In Self Test and Configuration Load
        1. 7.4.1.1 Notes on BIST Execution
      2. 7.4.2 TPS389C03-Q1 Power ON
  9. Register Maps
    1. 8.1 Registers Overview
      1. 8.1.1 BANK0 Registers
      2. 8.1.2 BANK1 Registers
  10. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Automotive Multichannel Sequencer and Monitor
      2. 9.2.2 Design Requirements
      3. 9.2.3 Detailed Design Procedure
      4. 9.2.4 Application Curves
    3. 9.3 Power Supply Recommendations
      1. 9.3.1 Power Supply Guidelines
    4. 9.4 Layout
      1. 9.4.1 Layout Guidelines
      2. 9.4.2 Layout Example
  11. 10Device and Documentation Support
    1. 10.1 Device Nomenclature
    2. 10.2 Documentation Support
    3. 10.3 接收文档更新通知
    4. 10.4 支持资源
    5. 10.5 Trademarks
    6. 10.6 静电放电警告
    7. 10.7 术语表
  12. 11Revision History
  13. 12Mechanical, Packaging, and Orderable Information

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

Q&A Watchdog State Machine and Test Program

The flowchart shown in Figure 7-18 and Figure 7-19 describes the operation of the Q&A watchdog with an MCU. The associated state machine diagram drawn in Figure 7-20 is referenced to Table 7-4 and describes the transition between states for the Q&A watchdog.

The single test program in Figure 7-21 to Figure 7-23 demonstrates how the watchdog can be tested.

GUID-20230614-SS0I-DCGV-PHRR-97PV3D4CHFM8-low.svg Figure 7-18 Q&A Watchdog Operation Flowchart Page 1
GUID-20230614-SS0I-ZFWH-RBGB-JHLRJFBQFLRM-low.svg Figure 7-19 Q&A Watchdog Operation Flowchart Page 2
GUID-20230614-SS0I-ZWPX-3K2W-XLZMLDMKHD81-low.svg Figure 7-20 Q&A Watchdog State Diagram
GUID-20221030-SS0I-SWHQ-V1TV-FMTXJX1R9SJL-low.svg Figure 7-21 Q&A Watchdog Test Program Page 1
GUID-20221030-SS0I-NZ2X-CNZ0-JTD2PSDMPDJV-low.svg Figure 7-22 Q&A Watchdog Test Program Page 2
GUID-20221030-SS0I-HCCP-FNGQ-M46KHGV5MC7C-low.svg Figure 7-23 Q&A Watchdog Test Program Page 3