ZHCSGO9C June 2017 – September 2018 MSP430FR6035 , MSP430FR6037 , MSP430FR60371 , MSP430FR6045 , MSP430FR6047 , MSP430FR60471
PRODUCTION DATA.
TA0, TA1, and TA4 are 16-bit timers and counters (Timer_A type) with three (TA0 and TA1) or two (TA4) capture/compare registers each. Each timer can support multiple captures or compares, PWM outputs, and interval timing (see Table 6-12, Table 6-13, and Table 6-14). Each timer has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each capture/compare register.
| INPUT PORT PIN | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PORT PIN |
|---|---|---|---|---|---|---|
| P2.4, P4.5, P5.5 | TA0CLK | TACLK | Timer | N/A | N/A | |
| ACLK (internal) | ACLK | |||||
| SMCLK (internal) | SMCLK | |||||
| P2.4. P4.5, P5.5 | TA0CLK | INCLK | ||||
| P2.3 | TA0.0 | CCI0A | CCR0 | TA0 | TA0.0 | P2.3 |
| P2.7 | TA0.0 | CCI0B | P2.7 | |||
| DVSS | GND | |||||
| DVCC | VCC | |||||
| P7.4 | TA0.1 | CCI1A | CCR1 | TA1 | TA0.1 | P7.4 |
| COUT (internal) | CCI1B | ADC12(internal)(1)
ADC12SHSx = {1} |
||||
| DVSS | GND | |||||
| DVCC | VCC | |||||
| P7.7 | TA0.2 | CCI2A | CCR2 | TA2 | TA0.2 | P7.7 |
| ACLK (internal) | CCI2B | UUPS Trigger (USSPWRUP)
UUPS.CTL.USSPWRUPSEL = {2} |
||||
| DVSS | GND | |||||
| DVCC | VCC |
| INPUT PORT PIN | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PORT PIN |
|---|---|---|---|---|---|---|
| P2.4, P4.5 | TA1CLK | TACLK | Timer | N/A | N/A | |
| ACLK (internal) | ACLK | |||||
| SMCLK (internal) | SMCLK | |||||
| P2.4. P4.5 | TA1CLK | INCLK | ||||
| P1.0 | TA1.0 | CCI0A | CCR0 | TA0 | TA1.0 | P1.0 |
| P9.0 | TA1.0 | CCI0B | P9.0 | |||
| DVSS | GND | |||||
| DVCC | VCC | |||||
| P7.5 | TA1.1 | CCI1A | CCR1 | TA1 | TA1.1 | P7.5 |
| COUT (internal) | CCI1B | ADC12(internal)(1)
ADC12SHSx = {4} |
||||
| DVSS | GND | |||||
| DVCC | VCC | |||||
| P8.4 | TA1.2 | CCI2A | CCR2 | TA2 | TA1.2 | P8.4 |
| ACLK (internal) | CCI2B | ASQ Trigger (ASQTRIG)
SAPH.ASCTL0.TRIGSEL= {2} |
||||
| DVSS | GND | |||||
| DVCC | VCC |
| INPUT PORT PIN | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PORT PIN |
|---|---|---|---|---|---|---|
| PJ.1,P4.6 | TA4CLK | TACLK | Timer | N/A | N/A | |
| ACLK (internal) | ACLK | |||||
| SMCLK (internal) | SMCLK | |||||
| PJ.1, P4.6 | TA4CLK | INCLK | ||||
| P1.1 | TA4.0 | CCI0A | CCR0 | TA0 | TA4.0 | P1.1 |
| P2.5 | TA4.0 | CCI0B | P2.5 | |||
| DVSS | GND | |||||
| DVCC | VCC | |||||
| P7.6 | TA4.1 | CCI1A | CCR1 | TA1 | TA4.1 | P7.6 |
| P2.6 | TA4.1 | CCI1B | P2.6 | |||
| DVSS | GND | ADC12(internal)(1)
ADC12SHSx = {7} |
||||
| DVCC | VCC |