ZHCSDO6B May 2015 – September 2020 MSP430FG6425 , MSP430FG6426 , MSP430FG6625 , MSP430FG6626
PRODUCTION DATA
| PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|---|
| AVCC | Analog supply voltage | AVCC = DVCC, AVSS = DVSS = 0 V | 2.2 | 3.6 | V | ||
| IDD | Supply current, single DAC channel(1) (2) | DAC12AMPx = 2, DAC12IR = 0, DAC12OG = 1, DAC12_xDAT = 0800h, VeREF+ = VREFBG = 1.16 V | 3 V | 65 | 110 | µA | |
| DAC12AMPx = 2, DAC12IR = 1, DAC12_xDAT = 0800h, VeREF+ = AVCC | 2.2 V to 3.6 V | 125 | 165 | ||||
| DAC12AMPx = 5, DAC12IR = 1, DAC12_xDAT = 0800h, VeREF+ = AVCC | 250 | 350 | |||||
| DAC12AMPx = 7, DAC12IR = 1, DAC12_xDAT = 0800h, VeREF+ = AVCC | 750 | 1100 | |||||
| PSRR | Power supply rejection ratio(3) (4) | DAC12_xDAT = 800h, VeREF+ = 1.16 V or 1.5 V, ΔAVCC = 100 mV | 2.2 V to 3.6 V | 70 | dB | ||
| DAC12_xDAT = 800h, VeREF+ = 1.16 V or 2.5 V ΔAVCC = 100 mV | 3 V | 70 | |||||
Figure 8-19 Linearity Test Load Conditions, Gain and Offset DefinitionSection 8.8.13.2 lists the linearity specifications of the DAC.