ZHCSDG4A February 2015 – October 2018 MSP430F6720A , MSP430F6721A , MSP430F6723A , MSP430F6724A , MSP430F6725A , MSP430F6726A , MSP430F6730A , MSP430F6731A , MSP430F6733A , MSP430F6734A , MSP430F6735A , MSP430F6736A
PRODUCTION DATA.
| PARAMETER | TEST CONDITIONS | VCC | MIN | MAX | UNIT | |
|---|---|---|---|---|---|---|
| tSTE,LEAD | STE lead time, STE active to clock | UCSTEM = 0, UCMODEx = 01 or 10 | 2 V, 3 V | 150 | ns | |
| UCSTEM = 1, UCMODEx = 01 or 10 | 2 V, 3 V | 150 | ||||
| tSTE,LAG | STE lag time, Last clock to STE inactive | UCSTEM = 0, UCMODEx = 01 or 10 | 2 V, 3 V | 200 | ns | |
| UCSTEM = 1, UCMODEx = 01 or 10 | 2 V, 3 V | 200 | ||||
| tSTE,ACC | STE access time, STE active to SIMO data out | UCSTEM = 0, UCMODEx = 01 or 10 | 2 V | 50 | ns | |
| 3 V | 30 | |||||
| UCSTEM = 1, UCMODEx = 01 or 10 | 2 V | 50 | ||||
| 3 V | 30 | |||||
| tSTE,DIS | STE disable time, STE inactive to SIMO high impedance | UCSTEM = 0, UCMODEx = 01 or 10 | 2 V | 40 | ns | |
| 3 V | 25 | |||||
| UCSTEM = 1, UCMODEx = 01 or 10 | 2 V | 40 | ||||
| 3 V | 25 | |||||
| tSU,MI | SOMI input data setup time | 2 V | 50 | ns | ||
| 3 V | 30 | |||||
| tHD,MI | SOMI input data hold time | 2 V | 0 | ns | ||
| 3 V | 0 | |||||
| tVALID,MO | SIMO output data valid time(2) | UCLK edge to SIMO valid, CL = 20 pF | 2 V | 9 | ns | |
| 3 V | 5 | |||||
| tHD,MO | SIMO output data hold time(3) | CL = 20 pF | 2 V | 0 | ns | |
| 3 V | 0 | |||||
Figure 5-13 BadDriveBacuSPI Master Mode, CKPH = 0
Figure 5-14 SPI Master Mode, CKPH = 1 Table 5-31 lists the switching characteristics of the eUSCI in SPI slave mode.