ZHCSDG4A February 2015 – October 2018 MSP430F6720A , MSP430F6721A , MSP430F6723A , MSP430F6724A , MSP430F6725A , MSP430F6726A , MSP430F6730A , MSP430F6731A , MSP430F6733A , MSP430F6734A , MSP430F6735A , MSP430F6736A
PRODUCTION DATA.
Figure 6-8 shows the port diagram. Table 6-24 summarizes the selection of the pin functions.
Figure 6-8 Port P3 (P3.4 to P3.7) Diagram (MSP430F67xxAIPZ Only) | PIN NAME (P3.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(2) | |||
|---|---|---|---|---|---|---|
| P3DIR.x | P3SEL.x | P3MAPx | LCDS39... LCDS36 | |||
| P3.4/PM_SDCLK/S39 | 4 | P3.4 (I/O) | I: 0; O: 1 | 0 | X | 0 |
| SDCLK | X | 1 | default | 0 | ||
| Output driver and input Schmitt trigger disabled | X | 1 | = 31 | 0 | ||
| S39 | X | X | X | 1 | ||
| P3.5/PM_SD0DIO/S38 | 5 | P3.5 (I/O) | I: 0; O: 1 | 0 | X | 0 |
| SD0DIO | X | 1 | default | 0 | ||
| Output driver and input Schmitt trigger disabled | X | 1 | = 31 | 0 | ||
| S38 | X | X | X | 1 | ||
| P3.6/PM_SD1DIO/S37 | 6 | P3.6 (I/O) | I: 0; O: 1 | 0 | X | 0 |
| SD1DIO | X | 1 | default | 0 | ||
| Output driver and input Schmitt trigger disabled | X | 1 | = 31 | 0 | ||
| S37 | X | X | X | 1 | ||
| P3.7/PM_SD2DIO/S36 | 7 | P3.7 (I/O) | I: 0; O: 1 | 0 | X | 0 |
| SD2DIO | X | 1 | default | 0 | ||
| Output driver and input Schmitt trigger disabled | X | 1 | = 31 | 0 | ||
| S36 | X | X | X | 1 | ||