ZHCSDG4A February 2015 – October 2018 MSP430F6720A , MSP430F6721A , MSP430F6723A , MSP430F6724A , MSP430F6725A , MSP430F6726A , MSP430F6730A , MSP430F6731A , MSP430F6733A , MSP430F6734A , MSP430F6735A , MSP430F6736A
PRODUCTION DATA.
Figure 6-6 shows the port diagram. Table 6-22 summarizes the selection of the pin functions.
Figure 6-6 Port P2 (P2.2 to P2.7) Diagram (MSP430F67xxAIPZ Only) | PIN NAME (P2.x) | x | FUNCTION | CONTROL BITS OR SIGNALS(2) | ||
|---|---|---|---|---|---|
| P2DIR.x | P2SEL.x | P2MAPx | |||
| P2.2/PM_UCA2RXD/ PM_UCA2SOMI | 2 | P2.2 (I/O) | I: 0; O: 1 | 0 | X |
| UCA2RXD/UCA2SOMI | X | 1 | default | ||
| Output driver and input Schmitt trigger disabled | X | 1 | = 31 | ||
| P2.3/PM_UCA2TXD/ PM_UCA2SIMO | 3 | P2.3 (I/O) | I: 0; O: 1 | 0 | X |
| UCA2TXD/UCA2SIMO | X | 1 | default | ||
| Output driver and input Schmitt trigger disabled | X | 1 | = 31 | ||
| P2.4/PM_UCA1CLK | 4 | P2.4 (I/O) | I: 0; O: 1 | 0 | X |
| UCA1CLK | X | 1 | default | ||
| Output driver and input Schmitt trigger disabled | X | 1 | = 31 | ||
| P2.5/PM_UCA2CLK | 5 | P2.5 (I/O) | I: 0; O: 1 | 0 | X |
| UCA2CLK | X | 1 | default | ||
| Output driver and input Schmitt trigger disabled | X | 1 | = 31 | ||
| P2.6/PM_TA1.0 | 6 | P2.6 (I/O) | I: 0; O: 1 | 0 | X |
| TA1.CC10A | 0 | 1 | default | ||
| TA1.TA0 | 1 | 1 | default | ||
| Output driver and input Schmitt trigger disabled | X | 1 | = 31 | ||
| P2.7/PM_TA1.1 | 7 | P2.7 (I/O) | I: 0; O: 1 | 0 | X |
| TA1.CCI1A | 0 | 1 | default | ||
| TA1.TA1 | 1 | 1 | default | ||
| Output driver and input Schmitt trigger disabled | X | 1 | = 31 | ||