ZHCSER2D May 2013 – October 2020 MSP430F5252 , MSP430F5253 , MSP430F5254 , MSP430F5255 , MSP430F5256 , MSP430F5257 , MSP430F5258 , MSP430F5259
PRODUCTION DATA
| PARAMETER | TEST CONDITIONS | VCC | VIO | MIN | MAX | UNIT | |
|---|---|---|---|---|---|---|---|
| fUSCI | USCI input clock frequency | SMCLK or ACLK, Duty cycle = 50% ±10% |
fSYSTEM | MHz | |||
| tSU,MI | SOMI input data setup time | PMMCOREV = 0 | 1.8 V | 1.62 V to 1.80 V | 55 | ns | |
| 3.0 V | 1.62 V to 1.98 V | 55 | |||||
| PMMCOREV = 3 | 2.4 V | 1.62 V to 1.98 V | 35 | ||||
| 3.0 V | 1.62 V to 1.98 V | 35 | |||||
| tHD,MI | SOMI input data hold time | PMMCOREV = 0 | 1.8 V | 1.62 V to 1.80 V | 0 | ns | |
| 3.0 V | 1.62 V to 1.98 V | 0 | |||||
| PMMCOREV = 3 | 2.4 V | 1.62 V to 1.98 V | 0 | ||||
| 3.0 V | 1.62 V to 1.98 V | 0 | |||||
| tVALID,MO | SIMO output data valid time(2) | UCLK edge to SIMO valid, CL = 20 pF, PMMCOREV = 0 |
1.8 V | 1.62 V to 1.80 V | 20 | ns | |
| 3.0 V | 1.62 V to 1.98 V | 20 | |||||
| UCLK edge to SIMO valid, CL = 20 pF, PMMCOREV = 3 |
2.4 V | 1.62 V to 1.98 V | 16 | ||||
| 3.0 V | 1.62 V to 1.98 V | 16 | |||||
| tHD,MO | SIMO output data hold time(3) | CL = 20 pF, PMMCOREV = 0 | 1.8 V | 1.62 V to 1.80 V | –10 | ns | |
| 3.0 V | 1.62 V to 1.98 V | –10 | |||||
| CL = 20 pF, PMMCOREV = 3 | 2.4 V | 1.62 V to 1.98 V | –10 | ||||
| 3.0 V | 1.62 V to 1.98 V | –10 | |||||
Figure 8-13 SPI Master Mode, CKPH = 0
Figure 8-14 SPI Master Mode, CKPH = 1