ZHCSH27B May 2017 – April 2018 IWR1642
PRODUCTION DATA.
| MIN | TYP | MAX | UNIT | ||
|---|---|---|---|---|---|
| tcyc(DMM) | Clock period | 15.4 | ns | ||
| tR | Clock rise time | 1 | 3 | ns | |
| tF | Clock fall time | 1 | 3 | ns | |
| th(DMM) | High pulse width | 6 | ns | ||
| tl(DMM) | Low pulse width | 6 | ns | ||
| tssu(DMM) | SYNC active to clk falling edge setup time | 2 | ns | ||
| tsh(DMM) | DMM clk falling edge to SYNC deactive hold time | 3 | ns | ||
| tdsu(DMM) | DATA to DMM clk falling edge setup time | 2 | ns | ||
| tdh(DMM) | DMM clk falling edge to DATA hold time | 3 | ns | ||
Figure 5-18 DMMCLK Timing
Figure 5-19 DMMDATA Timing