ZHCSH27B May 2017 – April 2018 IWR1642
PRODUCTION DATA.
| NO. | MIN | TYP | MAX | UNIT | |||
|---|---|---|---|---|---|---|---|
| 6(1) | tsu(SIMO-SPCL)S | Setup time, SPISIMO before SPICLK low (clock polarity = 0) | 3 | ns | |||
| tsu(SIMO-SPCH)S | Setup time, SPISIMO before SPICLK high (clock polarity = 1) | 3 | |||||
| 7(1) | th(SPCL-SIMO)S | Hold time, SPISIMO data valid after SPICLK low (clock polarity = 0) | 0 | ns | |||
| th(SPCL-SIMO)S | Hold time, SPISIMO data valid after SPICLK low (clock polarity = 0) | 0 | |||||
| 6(1) | tsu(SIMO-SPCL)S | Setup time, SPISIMO before SPICLK low (clock polarity = 0; clock phase = 0) OR (clock polarity = 1; clock phase = 1) | 3 | ns | |||
| tsu(SIMO-SPCH)S | Setup time, SPISIMO before SPICLK high (clock polarity = 1; clock phase = 0) OR (clock polarity = 0; clock phase = 1) | 3 | |||||
| 7(1) | th(SPCL-SIMO)S | Hold time, SPISIMO data valid after SPICLK low (clock polarity = 0; clock phase = 0) OR (clock polarity = 1; clock phase = 1) | 1 | ns | |||
| th(SPCL-SIMO)S | Hold time, SPISIMO data valid after SPICLK high (clock polarity = 1; clock phase = 0) OR (clock polarity = 0; clock phase = 1) | 1 | |||||
Figure 5-8 SPI Slave Mode External Timing (CLOCK PHASE = 0)
Figure 5-9 SPI Slave Mode External Timing (CLOCK PHASE = 1)