ZHCSQK5 May 2022 DAC53001 , DAC53002 , DAC63001 , DAC63002
PRODUCTION DATA
| MIN | NOM | MAX | UNIT | ||
|---|---|---|---|---|---|
| f(SCLK) | Serial clock frequency | 2.5 | MHz | ||
| tSCLKHIGH | SCLK high time | 175 | ns | ||
| tSCLKLOW | SCLK low time | 175 | ns | ||
| tSDIS | SDI setup time | 8 | ns | ||
| tSDIH | SDI hold time | 8 | ns | ||
| tCSS | SYNC to SCLK falling edge setup time | 300 | ns | ||
| tCSH | SCLK falling edge to SYNC rising edge | 300 | ns | ||
| tCSHIGH | SYNC hight time | 1 | µs | ||
| tSDODLY | SCLK rising edge to SDO falling edge, IOL ≤ 5 mA, CL = 20 pF. | 300 | ns | ||