ZHCSM59B November 2014 – September 2020 CC3100MOD
PRODUCTION DATA
#SWAS0317086 shows the host SPI timing diagram.
Figure 8-8 Host SPI Timing| PARAMETER NUMBER | DESCRIPTION | MIN | MAX | UNIT | |
|---|---|---|---|---|---|
| I1 | F#SWAS032469401 | Clock frequency at VBAT = 3.3 V | 20 | MHz | |
| Clock frequency at VBAT ≤ 2.1 V | 12 | ||||
| I2 | tclk#SWAS032469401#SWAS0319151 | Clock period | 50 | ns | |
| I5 | D#SWAS032469401 | Duty cycle | 45% | 55% | |
| I6 | tIS#SWAS032469401 | RX data setup time | 4 | ns | |
| I7 | tIH#SWAS032469401 | RX data hold time | 4 | ns | |
| I8 | tOD#SWAS032469401 | TX data output delay | 20 | ns | |
| I9 | tOH#SWAS032469401 | TX data hold time | 24 | ns | |