ZHCSOP5B august   2021  – june 2023 AFE7900

PRODUCTION DATA  

  1.   1
  2. 1特性
  3. 2应用
  4. 3说明
  5. 4Revision History
  6. 5Specifications
    1. 5.1  Absolute Maximum Ratings
    2. 5.2  ESD Ratings
    3. 5.3  Recommended Operating Conditions
    4. 5.4  Thermal Information
    5. 5.5  Transmitter Electrical Characteristics
    6. 5.6  RF ADC Electrical Characteristics
    7. 5.7  PLL/VCO/Clock Electrical Characteristics
    8. 5.8  Digital Electrical Characteristics
    9. 5.9  Power Supply Electrical Characteristics
    10. 5.10 Timing Requirements
    11. 5.11 Switching Characteristics
    12. 5.12 Typical Characteristics
      1. 5.12.1  RX Typical Characteristics 30 MHz and 400 MHz
      2. 5.12.2  RX Typical Characteristics at 800MHz
      3. 5.12.3  RX Typical Characteristics 1.75GHz to 1.9GHz
      4. 5.12.4  RX Typical Characteristics 2.6GHz
      5. 5.12.5  RX Typical Characteristics 3.5GHz
      6. 5.12.6  RX Typical Characteristics 4.9GHz
      7. 5.12.7  TX Typical Characteristics at 30MHz and 400MHz
      8. 5.12.8  TX Typical Characteristics at 800MHz
      9. 5.12.9  TX Typical Characteristics at 1.8GHz
      10. 5.12.10 TX Typical Characteristics at 2.6GHz
      11. 5.12.11 TX Typical Characteristics at 3.5GHz
      12. 5.12.12 TX Typical Characteristics at 4.9GHz
      13. 5.12.13 TX Typical Characteristics at 7.1GHz
      14. 5.12.14 PLL and Clock Typical Characteristics
  7. 6Device and Documentation Support
    1. 6.1 接收文档更新通知
    2. 6.2 支持资源
    3. 6.3 商标
    4. 6.4 静电放电警告
    5. 6.5 术语表
  8. 7Mechanical, Packaging, and Orderable Information

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

Switching Characteristics

Typical values at TA = +25°C, full temperature range is TA,MIN = -40°C to TJ,MAX = +110°C; TX Input Rate = 491.52MSPS, fDAC = 8847.36MSPS; fADC = 2949.12MSPS; nominal power supplies; 1 tone at -1 dBFS; DSA Attenuation =0dB; SerDes rate = 24.33Gbps; unless otherwise noted.
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
TX Channel Latency
SerDes Receiver Analog Delay Full rate 2.8 ns
tJESDTX JESD to TX output Latency LMFSHd=2-8-8-1, 368.64 MSPS input rate, 24x Interpolation, Serdes rate = 16.22Gbps (JESD204C) 152 interface clock cycles(1)
LMFSHd=8-16-4-1, 491.52 MSPS 24x Interpolation, Serdes rate = 16.22Gbps (JESD204C) 176
LMFSHd=4-16-8-1, 245.76 MSPS 48x Interpolation, Serdes rate = 16.22Gbps (JESD204C) 124
LMFSHd=2-16-16-1, 122.88 MSPS 96x Interpolation, Serdes rate = 16.22Gbps (JESD204C) 97
RX Channel Latency
SerDes Transmitter Analog Delay 3.6 ns
tJESDRX RX input to JESD output Latency LMFS=2-16-16-1, 122.88 MSPS, 24x Decimation, Serdes rate = 16.22Gbps (JESD204C) 92 interface clock cycles(1)
LMFS=4-16-8-1, 245.76 MSPS, 12x Decimation, Serdes rate = 16.22Gbps (JESD204C) 108
LMFS=2-8-8-1, 368.64 MSPS, 8x Decimation, Serdes rate = 16.22Gbps (JESD204C) 118
LMFS=4-8-4-1, 491.52 MSPS, 6x Decimation, Serdes rate = 16.22Gbps (JESD204C) 153
FB Channel Latency
SerDes Transmitter Analog Delay 3.6 ns
tJESDFB FB input to JESD output Latency LMFS=1-2-8-1, 368.64 MSPS, 8x Decimation 151 interface clock cycles(1)
LMFS=2-4-4-1, 491.52 MSPS, 6x Decimation 177
Interface clock cycles is the period of the digital interface clock rate, e.g. 1GSPS = 1ns.