ZHCSD79A January 2015 – August 2019 ADS54J54
PRODUCTION DATA.
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 | 0 | JESD SLEEP MODES – ENABLE pin | |||||||||
| LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| D9:D0 | JESD SLEEP MODES – ENABLE pin | R/W | 0
0000 0000 |
Power-down function assigned to ENABLE pin. When any bit is set, the corresponding function is always enabled regardless of status of the ENABLE pin.
D9 = JESD PLL channel CD D8 = JESD PLL channel AB D7 = Lane DD1 D6 = Lane DD0 D5 = Lane DC1 D4 = Lane DC0 D3 = Lane DB1 D2 = Lane DB0 D1 = Lane DA1 D0 = Lane DA0 |
SPACE
| Description | |
|---|---|
| 00 0000 0000 | Global power down (default) |
| 00 0000 0000 | Standby |
| 11 0000 0000 | Deep sleep |
| 11 0000 0000 | Light sleep |