ZHCSD79A January 2015 – August 2019 ADS54J54
PRODUCTION DATA.
| D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| OVRA OUT EN | OVRB OUT EN | OVRC OUT EN | OVRD OUT EN | SYSREF AB DELAY | SYSREF CD DELAY | 0 | 0 | 0 | 0 | SYNCb AB EN | SYNCb CD EN | 1 | 1 | ||
| LEGEND: R/W = Read/Write; R = Read only; -n = value after reset |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| D15 | OVRA OUT EN | R/W | 0 | OVRA pin output enable
0 = Not used (default) 1 = OVRA is an output |
| D14 | OVRB OUT EN | R/W | 0 | OVRB pin output enable
0 = Not used (default) 1 = OVRB is an output |
| D13 | OVRC OUT EN | R/W | 0 | OVRC pin output enable
0 = Not used (default) 1 = OVRC is an output |
| D12 | OVRD OUT EN | R/W | 0 | OVRD pin output enable
0 = Not used (default) 1 = OVRD is an output |
| D11:D10 | SYSREF AB DELAY | R/W | 00 | Programmable input delay on SYSREFAB input
00 = 0-ps delay (default) 01 = 200-ps delay 10 = 100-ps delay 11 = 300-ps delay |
| D9:D8 | SYSREF CD DELAY | R/W | 00 | Programmable input delay on SYSREFCD input
00 = 0-ps delay (default) 01 = 200-ps delay 10 = 100-ps delay 11 = 300-ps delay |
| D3 | SYNCb AB EN | R/W | 1 | SYNCbAB input buffer enable
0 = Input buffer disabled 1 = Input buffer enabled (default) |
| D2 | SYNCb CD EN | R/W | 1 | SYNCbCD input buffer enable
0 = Input buffer disabled 1 = Input buffer enabled (default) |
| D1 | R | 1 | Reads back 1 | |
| D0 | R | 1 | Reads back 1 |