SPRS814D March 2012 – October 2019 TMS320C6655 , TMS320C6657
PRODUCTION DATA.
请参考 PDF 数据表获取器件具体的封装图。
Table 6-7 shows the PSC Register memory map.
| OFFSET | REGISTER | DESCRIPTION |
|---|---|---|
| 0x000 | PID | Peripheral Identification Register |
| 0x004 - 0x010 | Reserved | Reserved |
| 0x014 | VCNTLID | Voltage Control Identification Register(1) |
| 0x018 - 0x11C | Reserved | Reserved |
| 0x120 | PTCMD | Power Domain Transition Command Register |
| 0x124 | Reserved | Reserved |
| 0x128 | PTSTAT | Power Domain Transition Status Register |
| 0x12C - 0x1FC | Reserved | Reserved |
| 0x200 | PDSTAT0 | Power Domain Status Register 0 (AlwaysOn) |
| 0x204 | PDSTAT1 | Power Domain Status Register 1 (Per-core TETB and System TETB) |
| 0x208 | PDSTAT2 | Power Domain Status Register 2 (Reserved) |
| 0x20C | PDSTAT3 | Power Domain Status Register 3 (PCIe) |
| 0x210 | PDSTAT4 | Power Domain Status Register 4 (SRIO) |
| 0x214 | PDSTAT5 | Power Domain Status Register 5 (Hyperlink) |
| 0x218 | PDSTAT6 | Power Domain Status Register 6 (Reserved) |
| 0x21C | PDSTAT7 | Power Domain Status Register 7 (MSMC RAM) |
| 0x220 | PDSTAT8 | Power Domain Status Register 8 (Reserved) |
| 0x224 | PDSTAT9 | Power Domain Status Register 9 (Reserved) |
| 0x228 | PDSTAT10 | Power Domain Status Register 10 (Reserved) |
| 0x22C | PDSTAT11 | Power Domain Status Register 11 (TCP3d) |
| 0x230 | PDSTAT12 | Power Domain Status Register 12 (VCP2_B) |
| 0x234 | PDSTAT13 | Power Domain Status Register 13 (C66x CorePac 0) |
| 0x238 | PDSTAT14 | Power Domain Status Register 14 (C66x CorePac 1) (C6657) or Reserved (C6655) |
| 0x23C | Reserved | Reserved |
| 0x240 - 0x2FC | Reserved | Reserved |
| 0x300 | PDCTL0 | Power Domain Control Register 0 (AlwaysOn) |
| 0x304 | PDCTL1 | Power Domain Control Register 1 (Per-core TETB and System TETB) |
| 0x308 | PDCTL2 | Power Domain Control Register 2 (Reserved) |
| 0x30C | PDCTL3 | Power Domain Control Register 3 (PCIe) |
| 0x310 | PDCTL4 | Power Domain Control Register 4 (SRIO) |
| 0x314 | PDCTL5 | Power Domain Control Register 5 (HyperLink) |
| 0x318 | PDCTL6 | Power Domain Control Register 6 (Reserved) |
| 0x31C | PDCTL7 | Power Domain Control Register 7 (MSMC RAM) |
| 0x320 | PDCTL8 | Power Domain Control Register 8 (Reserved) |
| 0x324 | PDCTL9 | Power Domain Control Register 9 (Reserved) |
| 0x328 | PDCTL10 | Power Domain Control Register 10 (Reserved) |
| 0x32C | PDCTL11 | Power Domain Control Register 11 (TCP3d) |
| 0x330 | PDCTL12 | Power Domain Control Register 12 (VCP2_B) |
| 0x334 | PDCTL13 | Power Domain Control Register 13 (C66x CorePac 0) |
| 0x338 | PDCTL14 | Power Domain Control Register 14 (C66x CorePac 1) (C6657) or Reserved (C6655) |
| 0x33C | Reserved | Reserved |
| 0x340 - 0x7FC | Reserved | Reserved |
| 0x800 | MDSTAT0 | Module Status Register 0 (Never Gated) |
| 0x804 | MDSTAT1 | Module Status Register 1 (SmartReflex) |
| 0x808 | MDSTAT2 | Module Status Register 2 (DDR3 EMIF) |
| 0x80C | MDSTAT3 | Module Status Register 3 (EMAC) |
| 0x810 | MDSTAT4 | Module Status Register 4 (VCP2_A) |
| 0x814 | MDSTAT5 | Module Status Register 5 (Debug Subsystem and Tracers) |
| 0x818 | MDSTAT6 | Module Status Register 6 (Per-core TETB and System TETB) |
| 0x81C | MDSTAT7 | Module Status Register 7 (Reserved) |
| 0x820 | MDSTAT8 | Module Status Register 8 (Reserved) |
| 0x824 | MDSTAT9 | Module Status Register 9 (Reserved) |
| 0x828 | MDSTAT10 | Module Status Register 10 (PCIe) |
| 0x82C | MDSTAT11 | Module Status Register 11 (SRIO) |
| 0x830 | MDSTAT12 | Module Status Register 12 (HyperLink) |
| 0x834 | MDSTAT13 | Module Status Register 13 (Reserved) |
| 0x838 | MDSTAT14 | Module Status Register 14 (MSMC RAM) |
| 0x83C | MDSTAT15 | Module Status Register 15 (Reserved) |
| 0x840 | MDSTAT16 | Module Status Register 16 (Reserved) |
| 0x844 | MDSTAT17 | Module Status Register 17 (Reserved) |
| 0x848 | MDSTAT18 | Module Status Register 18 (Reserved) |
| 0x84C | MDSTAT19 | Module Status Register 19 (TCP3d) |
| 0x850 | MDSTAT20 | Module Status Register 20 (VCP2_B) |
| 0x854 | MDSTAT21 | Module Status Register 11 (Reserved) |
| 0x858 | MDSTAT22 | Module Status Register 22(Reserved) |
| 0x85C | MDSTAT23 | Module Status Register 23(C66x CorePac 0 and Timer 0) |
| 0x860 | MDSTAT24 | Module Status Register 24(C66x CorePac 1 [C6657 only] and Timer 1) |
| 0x864 - 0x9FC | Reserved | Reserved |
| 0xA00 | MDCTL0 | Module Control Register 0 (Never Gated) |
| 0xA04 | MDCTL1 | Module Control Register 1 (SmartReflex) |
| 0xA08 | MDCTL2 | Module Control Register 2 (DDR3 EMIF) |
| 0xA0C | MDCTL3 | Module Control Register 3 (EMAC) |
| 0xA10 | MDCTL4 | Module Control Register 4 (VCP2_A) |
| 0xA14 | MDCTL5 | Module Control Register 5 (Debug Subsystem and Tracers) |
| 0xA18 | MDCTL6 | Module Control Register 6 (Per-core TETB and System TETB) |
| 0xA1C | MDCTL7 | Module Control Register 7 (Reserved) |
| 0xA20 | MDCTL8 | Module Control Register 8 (Reserved) |
| 0xA24 | MDCTL9 | Module Control Register 9 (Reserved) |
| 0xA28 | MDCTL10 | Module Control Register 10 (PCIe) |
| 0xA2C | MDCTL11 | Module Control Register 11 (SRIO) |
| 0xA30 | MDCTL12 | Module Control Register 12 (HyperLink) |
| 0xA34 | MDCTL13 | Module Control Register 13 (Reserved) |
| 0xA38 | MDCTL14 | Module Control Register 14 (MSMC RAM) |
| 0xA3C | MDCTL15 | Module Control Register 15 (Reserved) |
| 0xA40 | MDCTL16 | Module Control Register 16 (Reserved) |
| 0xA44 | MDCTL17 | Module Control Register 17 (Reserved) |
| 0xA48 | MDCTL18 | Module Control Register 18 (Reserved) |
| 0xA4C | MDCTL19 | Module Control Register 19 (TCP3d) |
| 0xA50 | MDCTL20 | Module Control Register 20 (VCP2_1) |
| 0xA54 | MDCTL21 | Module Control Register 21(Reserved) |
| 0xA58 | MDCTL22 | Module Control Register 22(Reserved) |
| 0xA5C | MDCTL23 | Module Control Register 23(C66x CorePac 0 and Timer 0) |
| 0xA60 | MDCTL24 | Module Control Register 24(C66x CorePac 1 [C6657 only] and Timer 1) |
| 0xA5C - 0xFFC | Reserved | Reserved |