ZHCSS00AB March 2000 – June 2025 LP2985-N
PRODUCTION DATA
The new chip is designed to be stable using low equivalent series resistance (ESR) ceramic capacitors at the input and output. Multilayer ceramic capacitors have become the industry standard for these types of applications and are recommended, but use good judgment. Ceramic capacitors that employ X7R-, X5R-, and C0G-rated dielectric materials provide relatively good capacitive stability across temperature. However, using Y5V-rated capacitors is discouraged because of large variations in capacitance.
Maximum supported ESR range across complete temperature (−40°C to +125°C) and load current range (0mA-150mA) is less than 1Ω. If in an existing implementation where different type of capacitors with higher ESR are used, use a low-ESR, 100nF MLCC capacitor. Place this capacitor as close as possible to the device output pin (VOUT).
Regardless of the ceramic capacitor type selected, the effective capacitance varies with operating voltage and temperature. Generally, expect the effective capacitance to decrease by as much as 50%. The input and output capacitors listed in the Recommended Operating Conditions table account for an effective capacitance of approximately 50% of the nominal value.