ZHCSG49F December 2015 – May 2019 AM5726 , AM5728 , AM5729
PRODUCTION DATA.
Table 7-105 and Table 7-106 present Timing requirements and Switching characteristics for MMC2 - Standard SDR in receiver and transmitter mode (see Figure 7-74 and Figure 7-75).
| NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
|---|---|---|---|---|---|
| SSDR5 | tsu(cmdV-clkH) | Setup time, mmc2_cmd valid before mmc2_clk rising clock edge | 13.19 | ns | |
| SSDR6 | th(clkH-cmdV) | Hold time, mmc2_cmd valid after mmc2_clk rising clock edge | 8.4 | ns | |
| SSDR7 | tsu(dV-clkH) | Setup time, mmc2_dat[7:0] valid before mmc2_clk rising clock edge | 13.19 | ns | |
| SSDR8 | th(clkH-dV) | Hold time, mmc2_dat[7:0] valid after mmc2_clk rising clock edge | 8.4 | ns |
| NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
|---|---|---|---|---|---|
| SSDR1 | fop(clk) | Operating frequency, mmc2_clk | 24 | MHz | |
| SSDR2H | tw(clkH) | Pulse duration, mmc2_clk high | 0.5*P-0.172 | (1) | ns |
| SSDR2L | tw(clkL) | Pulse duration, mmc2_clk low | 0.5*P-0.172 | (1) | ns |
| SSDR3 | td(clkL-cmdV) | Delay time, mmc2_clk falling clock edge to mmc2_cmd transition | -16.96 | 16.96 | ns |
| SSDR4 | td(clkL-dV) | Delay time, mmc2_clk falling clock edge to mmc2_dat[7:0] transition | -16.96 | 16.96 | ns |
Figure 7-74 MMC/SD/SDIO in - Standard JC64 - Receiver Mode
Figure 7-75 MMC/SD/SDIO in - Standard JC64 - Transmitter Mode