ZHCSG49F December   2015  – May 2019 AM5726 , AM5728 , AM5729

PRODUCTION DATA.  

  1. 器件概述
    1. 1.1 特性
    2. 1.2 应用
    3. 1.3 说明
    4. 1.4 功能方框图
  2. 修订历史记录
  3. Device Comparison
    1. 3.1 Related Products
  4. Terminal Configuration and Functions
    1. 4.1 Terminal Assignment
      1. 4.1.1 Unused Balls Connection Requirements
    2. 4.2 Ball Characteristics
    3. 4.3 Multiplexing Characteristics
    4. 4.4 Signal Descriptions
      1. 4.4.1  Video Input Port (VIP)
      2. 4.4.2  Display Subsystem – Video Output Ports
      3. 4.4.3  Display Subsystem – High-Definition Multimedia Interface (HDMI)
      4. 4.4.4  External Memory Interface - (EMIF)
      5. 4.4.5  General-Purpose Memory Controller (GPMC)
      6. 4.4.6  Timer
      7. 4.4.7  Inter-Integrated Circuit Interface (I2C)
      8. 4.4.8  HDQ / 1-Wire Interface (HDQ1W)
      9. 4.4.9  Universal Asynchronous Receiver Transmitter (UART)
      10. 4.4.10 Multichannel Serial Peripheral Interface (McSPI)
      11. 4.4.11 Quad Serial Peripheral Interface (QSPI)
      12. 4.4.12 Multichannel Audio Serial Port (McASP)
      13. 4.4.13 Universal Serial Bus (USB)
      14. 4.4.14 Serial Advanced Technology Attachment (SATA)
      15. 4.4.15 Peripheral Component Interconnect Express (PCIe)
      16. 4.4.16 Controller Area Network Interface (DCAN)
      17. 4.4.17 Ethernet Interface (GMAC_SW)
      18. 4.4.18 Media Local Bus (MLB) Interface
      19. 4.4.19 eMMC/SD/SDIO
      20. 4.4.20 General-Purpose Interface (GPIO)
      21. 4.4.21 Keyboard controller (KBD)
      22. 4.4.22 Pulse Width Modulation (PWM)
      23. 4.4.23 Programmable Real-Time Unit Subsystem and Industrial Communication Subsystem (PRU-ICSS)
      24. 4.4.24 Test Interfaces
      25. 4.4.25 System and Miscellaneous
        1. 4.4.25.1 Sysboot
        2. 4.4.25.2 Power, Reset and Clock Management (PRCM)
        3. 4.4.25.3 Real-Time Clock (RTC) Interface
        4. 4.4.25.4 System Direct Memory Access (SDMA)
        5. 4.4.25.5 Interrupt Controllers (INTC)
        6. 4.4.25.6 Observability
        7. 4.4.25.7 Power Supplies
  5. Specifications
    1. 5.1 Absolute Maximum Ratings
    2. 5.2 ESD Ratings
    3. 5.3 Power on Hours (POH) Limits
    4. 5.4 Recommended Operating Conditions
    5. 5.5 Operating Performance Points
      1. 5.5.1 AVS and ABB Requirements
      2. 5.5.2 Voltage And Core Clock Specifications
      3. 5.5.3 Maximum Supported Frequency
    6. 5.6 Power Consumption Summary
    7. 5.7 Electrical Characteristics
      1. 5.7.1  LVCMOS DDR DC Electrical Characteristics
      2. 5.7.2  HDMIPHY DC Electrical Characteristics
      3. 5.7.3  Dual Voltage LVCMOS I2C DC Electrical Characteristics
      4. 5.7.4  IQ1833 Buffers DC Electrical Characteristics
      5. 5.7.5  IHHV1833 Buffers DC Electrical Characteristics
      6. 5.7.6  LVCMOS OSC Buffers DC Electrical Characteristics
      7. 5.7.7  BC1833IHHV Buffers DC Electrical Characteristics
      8. 5.7.8  USBPHY DC Electrical Characteristics
      9. 5.7.9  Dual Voltage SDIO1833 DC Electrical Characteristics
      10. 5.7.10 Dual Voltage LVCMOS DC Electrical Characteristics
      11. 5.7.11 SATAPHY DC Electrical Characteristics
      12. 5.7.12 PCIEPHY DC Electrical Characteristics
    8. 5.8 Thermal Characteristics
      1. 5.8.1 Package Thermal Characteristics
    9. 5.9 Power Supply Sequences
  6. Clock Specifications
    1. 6.1 Input Clock Specifications
      1. 6.1.1 Input Clock Requirements
      2. 6.1.2 System Oscillator OSC0 Input Clock
        1. 6.1.2.1 OSC0 External Crystal
        2. 6.1.2.2 OSC0 Input Clock
      3. 6.1.3 Auxiliary Oscillator OSC1 Input Clock
        1. 6.1.3.1 OSC1 External Crystal
        2. 6.1.3.2 OSC1 Input Clock
      4. 6.1.4 RTC Oscillator Input Clock
        1. 6.1.4.1 RTC Oscillator External Crystal
        2. 6.1.4.2 RTC Oscillator Input Clock
    2. 6.2 RC On-die Oscillator Clock
    3. 6.3 DPLLs, DLLs Specifications
      1. 6.3.1 DPLL Characteristics
      2. 6.3.2 DLL Characteristics
  7. Timing Requirements and Switching Characteristics
    1. 7.1  Timing Test Conditions
    2. 7.2  Interface Clock Specifications
      1. 7.2.1 Interface Clock Terminology
      2. 7.2.2 Interface Clock Frequency
    3. 7.3  Timing Parameters and Information
      1. 7.3.1 Parameter Information
        1. 7.3.1.1 1.8V and 3.3V Signal Transition Levels
        2. 7.3.1.2 1.8V and 3.3V Signal Transition Rates
        3. 7.3.1.3 Timing Parameters and Board Routing Analysis
    4. 7.4  Recommended Clock and Control Signal Transition Behavior
    5. 7.5  Virtual and Manual I/O Timing Modes
    6. 7.6  Video Input Ports (VIP)
    7. 7.7  Display Subsystem – Video Output Ports
    8. 7.8  Display Subsystem – High-Definition Multimedia Interface (HDMI)
    9. 7.9  External Memory Interface (EMIF)
    10. 7.10 General-Purpose Memory Controller (GPMC)
      1. 7.10.1 GPMC/NOR Flash Interface Synchronous Timing
      2. 7.10.2 GPMC/NOR Flash Interface Asynchronous Timing
      3. 7.10.3 GPMC/NAND Flash Interface Asynchronous Timing
    11. 7.11 Timers
    12. 7.12 Inter-Integrated Circuit Interface (I2C)
      1. Table 7-34 Timing Requirements for I2C Input Timings
      2. Table 7-35 Timing Requirements for I2C HS-Mode (I2C3/4/5 Only)
      3. Table 7-36 Switching Characteristics Over Recommended Operating Conditions for I2C Output Timings
    13. 7.13 HDQ / 1-Wire Interface (HDQ1W)
      1. 7.13.1 HDQ / 1-Wire — HDQ Mode
      2. 7.13.2 HDQ/1-Wire—1-Wire Mode
    14. 7.14 Universal Asynchronous Receiver Transmitter (UART)
      1. Table 7-41 Timing Requirements for UART
      2. Table 7-42 Switching Characteristics Over Recommended Operating Conditions for UART
    15. 7.15 Multichannel Serial Peripheral Interface (McSPI)
    16. 7.16 Quad Serial Peripheral Interface (QSPI)
    17. 7.17 Multichannel Audio Serial Port (McASP)
      1. Table 7-49 Timing Requirements for McASP1
      2. Table 7-50 Timing Requirements for McASP2
      3. Table 7-51 Timing Requirements for McASP3/4/5/6/7/8
      4. Table 7-52 Switching Characteristics Over Recommended Operating Conditions for McASP1
      5. Table 7-53 Switching Characteristics Over Recommended Operating Conditions for McASP2
      6. Table 7-54 Switching Characteristics Over Recommended Operating Conditions for McASP3/4/5/6/7/8
    18. 7.18 Universal Serial Bus (USB)
      1. 7.18.1 USB1 DRD PHY
      2. 7.18.2 USB2 PHY
    19. 7.19 Serial Advanced Technology Attachment (SATA)
    20. 7.20 Peripheral Component Interconnect Express (PCIe)
    21. 7.21 Controller Area Network Interface (DCAN)
    22. 7.22 Ethernet Interface (GMAC_SW)
      1. 7.22.1 GMAC MII Timings
        1. Table 7-68 Timing Requirements for miin_rxclk - MII Operation
        2. Table 7-69 Timing Requirements for miin_txclk - MII Operation
        3. Table 7-70 Timing Requirements for GMAC MIIn Receive 10/100 Mbit/s
        4. Table 7-71 Switching Characteristics Over Recommended Operating Conditions for GMAC MIIn Transmit 10/100 Mbits/s
      2. 7.22.2 GMAC MDIO Interface Timings
      3. 7.22.3 GMAC RMII Timings
        1. Table 7-76 Timing Requirements for GMAC REF_CLK - RMII Operation
        2. Table 7-77 Timing Requirements for GMAC RMIIn Receive
        3. Table 7-78 Switching Characteristics Over Recommended Operating Conditions for GMAC REF_CLK - RMII Operation
        4. Table 7-79 Switching Characteristics Over Recommended Operating Conditions for GMAC RMIIn Transmit 10/100 Mbits/s
      4. 7.22.4 GMAC RGMII Timings
        1. Table 7-83 Timing Requirements for rgmiin_rxc - RGMIIn Operation
        2. Table 7-84 Timing Requirements for GMAC RGMIIn Input Receive for 10/100/1000 Mbps
        3. Table 7-85 Switching Characteristics Over Recommended Operating Conditions for rgmiin_txctl - RGMIIn Operation for 10/100/1000 Mbit/s
        4. Table 7-86 Switching Characteristics for GMAC RGMIIn Output Transmit for 10/100/1000 Mbps
    23. 7.23 eMMC/SD/SDIO
      1. 7.23.1 MMC1—SD Card Interface
        1. 7.23.1.1 Default speed, 4-bit data, SDR, half-cycle
        2. 7.23.1.2 High speed, 4-bit data, SDR, half-cycle
        3. 7.23.1.3 SDR12, 4-bit data, half-cycle
        4. 7.23.1.4 SDR25, 4-bit data, half-cycle
        5. 7.23.1.5 UHS-I SDR50, 4-bit data, half-cycle
        6. 7.23.1.6 UHS-I SDR104, 4-bit data, half-cycle
        7. 7.23.1.7 UHS-I DDR50, 4-bit data
      2. 7.23.2 MMC2 — eMMC
        1. 7.23.2.1 Standard JC64 SDR, 8-bit data, half cycle
        2. 7.23.2.2 High-speed JC64 SDR, 8-bit data, half cycle
        3. 7.23.2.3 High-speed HS200 JC64 SDR, 8-bit data, half cycle
        4. 7.23.2.4 High-speed JC64 DDR, 8-bit data
      3. 7.23.3 MMC3 and MMC4—SDIO/SD
        1. 7.23.3.1 MMC3 and MMC4, SD Default Speed
        2. 7.23.3.2 MMC3 and MMC4, SD High Speed
        3. 7.23.3.3 MMC3 and MMC4, SD and SDIO SDR12 Mode
        4. 7.23.3.4 MMC3 and MMC4, SD SDR25 Mode
        5. 7.23.3.5 MMC3 SDIO High-Speed UHS-I SDR50 Mode, Half Cycle
    24. 7.24 General-Purpose Interface (GPIO)
    25. 7.25 Programmable Real-Time Unit Subsystem and Industrial Communication Subsystem (PRU-ICSS)
      1. 7.25.1 Programmable Real-Time Unit (PRU-ICSS PRU)
        1. 7.25.1.1 PRU-ICSS PRU Direct Input/Output Mode Electrical Data and Timing
          1. Table 7-135 PRU-ICSS PRU Timing Requirements - Direct Input Mode
          2. Table 7-136 PRU-ICSS PRU Switching Requirements – Direct Output Mode
        2. 7.25.1.2 PRU-ICSS PRU Parallel Capture Mode Electrical Data and Timing
          1. Table 7-137 PRU-ICSS PRU Timing Requirements - Parallel Capture Mode
        3. 7.25.1.3 PRU-ICSS PRU Shift Mode Electrical Data and Timing
          1. Table 7-138 PRU-ICSS PRU Timing Requirements – Shift In Mode
          2. Table 7-139 PRU-ICSS PRU Switching Requirements - Shift Out Mode
      2. 7.25.2 PRU-ICSS EtherCAT (PRU-ICSS ECAT)
        1. 7.25.2.1 PRU-ICSS ECAT Electrical Data and Timing
          1. Table 7-140 PRU-ICSS ECAT Timing Requirements – Input Validated With LATCH_IN
          2. Table 7-141 PRU-ICSS ECAT Timing Requirements – Input Validated With SYNCx
          3. Table 7-142 PRU-ICSS ECAT Timing Requirements – Input Validated With Start of Frame (SOF)
          4. Table 7-143 PRU-ICSS ECAT Timing Requirements - LATCHx_IN
          5. Table 7-144 PRU-ICSS ECAT Switching Requirements - Digital IOs
      3. 7.25.3 PRU-ICSS MII_RT and Switch
        1. 7.25.3.1 PRU-ICSS MDIO Electrical Data and Timing
          1. Table 7-145 PRU-ICSS MDIO Timing Requirements – MDIO_DATA
          2. Table 7-146 PRU-ICSS MDIO Switching Characteristics - MDIO_CLK
          3. Table 7-147 PRU-ICSS MDIO Switching Characteristics – MDIO_DATA
        2. 7.25.3.2 PRU-ICSS MII_RT Electrical Data and Timing
          1. Table 7-148 PRU-ICSS MII_RT Timing Requirements – MII[x]_RXCLK
          2. Table 7-149 PRU-ICSS MII_RT Timing Requirements - MII[x]_TXCLK
          3. Table 7-150 PRU-ICSS MII_RT Timing Requirements - MII_RXD[3:0], MII_RXDV, and MII_RXER
          4. Table 7-151 PRU-ICSS MII_RT Switching Characteristics - MII_TXD[3:0] and MII_TXEN
      4. 7.25.4 PRU-ICSS Universal Asynchronous Receiver Transmitter (PRU-ICSS UART)
        1. Table 7-152 Timing Requirements for PRU-ICSS UART Receive
        2. Table 7-153 Switching Characteristics Over Recommended Operating Conditions for PRU-ICSS UART Transmit
      5. 7.25.5 PRU-ICSS IOSETs
      6. 7.25.6 PRU-ICSS Manual Functional Mapping
    26. 7.26 System and Miscellaneous interfaces
    27. 7.27 Test Interfaces
      1. 7.27.1 IEEE 1149.1 Standard-Test-Access Port (JTAG)
        1. 7.27.1.1 JTAG Electrical Data/Timing
          1. Table 7-174 Timing Requirements for IEEE 1149.1 JTAG
          2. Table 7-175 Switching Characteristics Over Recommended Operating Conditions for IEEE 1149.1 JTAG
          3. Table 7-176 Timing Requirements for IEEE 1149.1 JTAG With RTCK
          4. Table 7-177 Switching Characteristics Over Recommended Operating Conditions for IEEE 1149.1 JTAG With RTCK
      2. 7.27.2 Trace Port Interface Unit (TPIU)
        1. 7.27.2.1 TPIU PLL DDR Mode
  8. Applications, Implementation, and Layout
    1. 8.1 Power Supply Mapping
    2. 8.2 DDR3 Board Design and Layout Guidelines
      1. 8.2.1 DDR3 General Board Layout Guidelines
      2. 8.2.2 DDR3 Board Design and Layout Guidelines
        1. 8.2.2.1  Board Designs
        2. 8.2.2.2  DDR3 EMIFs
        3. 8.2.2.3  DDR3 Device Combinations
        4. 8.2.2.4  DDR3 Interface Schematic
          1. 8.2.2.4.1 32-Bit DDR3 Interface
          2. 8.2.2.4.2 16-Bit DDR3 Interface
        5. 8.2.2.5  Compatible JEDEC DDR3 Devices
        6. 8.2.2.6  PCB Stackup
        7. 8.2.2.7  Placement
        8. 8.2.2.8  DDR3 Keepout Region
        9. 8.2.2.9  Bulk Bypass Capacitors
        10. 8.2.2.10 High-Speed Bypass Capacitors
          1. 8.2.2.10.1 Return Current Bypass Capacitors
        11. 8.2.2.11 Net Classes
        12. 8.2.2.12 DDR3 Signal Termination
        13. 8.2.2.13 VREF_DDR Routing
        14. 8.2.2.14 VTT
        15. 8.2.2.15 CK and ADDR_CTRL Topologies and Routing Definition
          1. 8.2.2.15.1 Four DDR3 Devices
            1. 8.2.2.15.1.1 CK and ADDR_CTRL Topologies, Four DDR3 Devices
            2. 8.2.2.15.1.2 CK and ADDR_CTRL Routing, Four DDR3 Devices
          2. 8.2.2.15.2 Two DDR3 Devices
            1. 8.2.2.15.2.1 CK and ADDR_CTRL Topologies, Two DDR3 Devices
            2. 8.2.2.15.2.2 CK and ADDR_CTRL Routing, Two DDR3 Devices
          3. 8.2.2.15.3 One DDR3 Device
            1. 8.2.2.15.3.1 CK and ADDR_CTRL Topologies, One DDR3 Device
            2. 8.2.2.15.3.2 CK and ADDR/CTRL Routing, One DDR3 Device
        16. 8.2.2.16 Data Topologies and Routing Definition
          1. 8.2.2.16.1 DQS and DQ/DM Topologies, Any Number of Allowed DDR3 Devices
          2. 8.2.2.16.2 DQS and DQ/DM Routing, Any Number of Allowed DDR3 Devices
        17. 8.2.2.17 Routing Specification
          1. 8.2.2.17.1 CK and ADDR_CTRL Routing Specification
          2. 8.2.2.17.2 DQS and DQ Routing Specification
    3. 8.3 High Speed Differential Signal Routing Guidance
    4. 8.4 Power Distribution Network Implementation Guidance
    5. 8.5 Thermal Solution Guidance
    6. 8.6 Single-Ended Interfaces
      1. 8.6.1 General Routing Guidelines
      2. 8.6.2 QSPI Board Design and Layout Guidelines
    7. 8.7 LJCB_REFN/P Connections
    8. 8.8 Clock Routing Guidelines
      1. 8.8.1 32-kHz Oscillator Routing
      2. 8.8.2 Oscillator Ground Connection
  9. Device and Documentation Support
    1. 9.1 Device Nomenclature
      1. 9.1.1 Standard Package Symbolization
      2. 9.1.2 Device Naming Convention
    2. 9.2 Tools and Software
    3. 9.3 Documentation Support
    4. 9.4 Related Links
    5. 9.5 Community Resources
    6. 9.6 商标
    7. 9.7 静电放电警告
    8. 9.8 Glossary
  10. 10Mechanical, Packaging, and Orderable Information
    1. 10.1 Packaging Information

封装选项

请参考 PDF 数据表获取器件具体的封装图。

机械数据 (封装 | 引脚)
  • ABC|760
散热焊盘机械数据 (封装 | 引脚)
订购信息

Video Input Port (VIP)

CAUTION

The I/O timings provided in Section 7, Timing Requirements and Switching Characteristics are applicable for all combinations of signals for vin1, vin5 and vin6. However, the timings are valid only for vin2, vin3, and vin4 if signals within a single IOSET are used. The IOSETs are defined in the Table 7-4.

NOTE

For more information, see the Video Input Port (VIP) section of the device TRM.

Table 4-4 VIP Signal Descriptions

SIGNAL NAME DESCRIPTION TYPE BALL
Video Input 1
vin1a_clk0 Video Input 1 Port A Clock input. Input clock for 8-bit 16-bit or 24-bit Port A video capture. Input data is sampled on the CLK0 edge. I AG8
vin1a_de0 Video Input 1 Data Enable input I AD9
vin1a_fld0 Video Input 1 Port A Field ID input I AF9
vin1a_hsync0 Video Input 1 Port A Horizontal Sync input I AE9
vin1a_vsync0 Video Input 1 Port A Vertical Sync input I AF8
vin1a_d0 Video Input 1 Port A Data input I AE8
vin1a_d1 Video Input 1 Port A Data input I AD8
vin1a_d2 Video Input 1 Port A Data input I AG7
vin1a_d3 Video Input 1 Port A Data input I AH6
vin1a_d4 Video Input 1 Port A Data input I AH3
vin1a_d5 Video Input 1 Port A Data input I AH5
vin1a_d6 Video Input 1 Port A Data input I AG6
vin1a_d7 Video Input 1 Port A Data input I AH4
vin1a_d8 Video Input 1 Port A Data input I AG4
vin1a_d9 Video Input 1 Port A Data input I AG2
vin1a_d10 Video Input 1 Port A Data input I AG3
vin1a_d11 Video Input 1 Port A Data input I AG5
vin1a_d12 Video Input 1 Port A Data input I AF2
vin1a_d13 Video Input 1 Port A Data input I AF6
vin1a_d14 Video Input 1 Port A Data input I AF3
vin1a_d15 Video Input 1 Port A Data input I AF4
vin1a_d16 Video Input 1 Port A Data input I AF1
vin1a_d17 Video Input 1 Port A Data input I AE3
vin1a_d18 Video Input 1 Port A Data input I AE5
vin1a_d19 Video Input 1 Port A Data input I AE1
vin1a_d20 Video Input 1 Port A Data input I AE2
vin1a_d21 Video Input 1 Port A Data input I AE6
vin1a_d22 Video Input 1 Port A Data input I AD2
vin1a_d23 Video Input 1 Port A Data input I AD3
vin1b_hsync1 Video Input 1 Port B Horizontal Sync input I N6 / AD9
vin1b_vsync1 Video Input 1 Port B Vertical Sync input I AF9
vin1b_fld1 Video Input 1 Port B Field ID input I AE9
vin1b_de1 Video Input 1 Port B Data Enable input I AF8 / M4
vin1b_clk1 Video Input 1 Port B Clock input I AH7
vin1b_d0 Video Input 1 Port B Data input I AF4 / AD3
vin1b_d1 Video Input 1 Port B Data input I AF3 / AD2
vin1b_d2 Video Input 1 Port B Data input I AF6 / AE6
vin1b_d3 Video Input 1 Port B Data input I AF2 / AE2
vin1b_d4 Video Input 1 Port B Data input I AG5 / AE1
vin1b_d5 Video Input 1 Port B Data input I AG3 / AE5
vin1b_d6 Video Input 1 Port B Data input I AG2 / AE3
vin1b_d7 Video Input 1 Port B Data input I AG4 / AF1
Video Input 2
vin2a_clk0 Video Input 2 Port A Clock input. I E1 / V1
vin2a_de0 Video Input 2 Port A Data Enable input I G2 / V7
vin2a_fld0 Video Input 2 Port A Field ID input I H7 / G2 / W2
vin2a_hsync0 Video Input 2 Port A Horizontal Sync input I G1 / U7
vin2a_vsync0 Video Input 2 Port A Vertical Sync input I G6 / V6
vin2a_d0 Video Input 2 Port A Data input I F2 / U4
vin2a_d1 Video Input 2 Port A Data input I F3 / V2
vin2a_d2 Video Input 2 Port A Data input I D1 / Y1
vin2a_d3 Video Input 2 Port A Data input I E2 / W9
vin2a_d4 Video Input 2 Port A Data input I D2 / V9
vin2a_d5 Video Input 2 Port A Data input I F4 / U5
vin2a_d6 Video Input 2 Port A Data input I C1 / V5
vin2a_d7 Video Input 2 Port A Data input I E4 / V4
vin2a_d8 Video Input 2 Port A Data input I F5 / V3
vin2a_d9 Video Input 2 Port A Data input I E6 / Y2
vin2a_d10 Video Input 2 Port A Data input I D3 / U6
vin2a_d11 Video Input 2 Port A Data input I F6 / U3
vin2a_d12 Video Input 2 Port A Data input I D5
vin2a_d13 Video Input 2 Port A Data input I C2
vin2a_d14 Video Input 2 Port A Data input I C3
vin2a_d15 Video Input 2 Port A Data input I C4
vin2a_d16 Video Input 2 Port A Data input I B2
vin2a_d17 Video Input 2 Port A Data input I D6
vin2a_d18 Video Input 2 Port A Data input I C5
vin2a_d19 Video Input 2 Port A Data input I A3
vin2a_d20 Video Input 2 Port A Data input I B3
vin2a_d21 Video Input 2 Port A Data input I B4
vin2a_d22 Video Input 2 Port A Data input I B5
vin2a_d23 Video Input 2 Port A Data input I A4
vin2b_clk1 Video Input 2 Port B Clock input I AB5 / H7
vin2b_de1 Video Input 2 Port B Data Enable input I AB8 / G2
vin2b_fld1 Video Input 2 Port B Field ID input I G2
vin2b_hsync1 Video Input 2 Port B Horizontal Sync input I AC5 / G1
vin2b_vsync1 Video Input 2 Port B Vertical Sync input I AB4 / G6
vin2b_d0 Video Input 2 Port B Data input I AD6 / A4
vin2b_d1 Video Input 2 Port B Data input I AC8 / B5
vin2b_d2 Video Input 2 Port B Data input I AC3 / B4
vin2b_d3 Video Input 2 Port B Data input I AC9 / B3
vin2b_d4 Video Input 2 Port B Data input I AC6 / A3
vin2b_d5 Video Input 2 Port B Data input I AC7 / C5
vin2b_d6 Video Input 2 Port B Data input I AC4 / D6
vin2b_d7 Video Input 2 Port B Data input I AD4 / B2
Video Input 3
vin3a_clk0 Video Input 3 Port A Clock input I B11 / AH7 / P1
vin3a_de0 Video Input 3 Port A Data Enable input I N9 / B3 / B10
vin3a_fld0 Video Input 3 Port A Field ID input I P9 / B4 / D11
vin3a_hsync0 Video Input 3 Port A Horizontal Sync input I N7 / B5 / C11
vin3a_vsync0 Video Input 3 Port A Vertical Sync input I R4 / A4 / E11
vin3a_d0 Video Input 3 Port A Data input I M6 / AF1 / B7
vin3a_d1 Video Input 3 Port A Data input I M2 / AE3 / B8
vin3a_d2 Video Input 3 Port A Data input I L5 / AE5 / A7
vin3a_d3 Video Input 3 Port A Data input I M1 / AE1 / A8
vin3a_d4 Video Input 3 Port A Data input I L6 / AE2 / C9
vin3a_d5 Video Input 3 Port A Data input I L4 / AE6 / A9
vin3a_d6 Video Input 3 Port A Data input I L3 / AD2 / B9
vin3a_d7 Video Input 3 Port A Data input I L2 / AD3 / A10
vin3a_d8 Video Input 3 Port A Data input I L1 / B2 / E8
vin3a_d9 Video Input 3 Port A Data input I K2 / D6 / D9
vin3a_d10 Video Input 3 Port A Data input I J1 / C5 / D7
vin3a_d11 Video Input 3 Port A Data input I J2 / A3 / D8
vin3a_d12 Video Input 3 Port A Data input I H1 / B3 / A5
vin3a_d13 Video Input 3 Port A Data input I J3 / B4 / C6
vin3a_d14 Video Input 3 Port A Data input I H2 / B5 / C8
vin3a_d15 Video Input 3 Port A Data input I H3 / A4 / C7
vin3a_d16 Video Input 3 Port A Data input I R6 / F11
vin3a_d17 Video Input 3 Port A Data input I T9 / G10
vin3a_d18 Video Input 3 Port A Data input I T6 / F10
vin3a_d19 Video Input 3 Port A Data input I T7 / G11
vin3a_d20 Video Input 3 Port A Data input I P6 / E9
vin3a_d21 Video Input 3 Port A Data input I R9 / F9
vin3a_d22 Video Input 3 Port A Data input I R5 / F8
vin3a_d23 Video Input 3 Port A Data input I P5 / E7
vin3b_clk1 Video Input 3 Port B Clock input I P7 / M4
vin3b_de1 Video Input 3 Port B Data Enable input I N6
vin3b_fld1 Video Input 3 Port A Field ID input I M4
vin3b_hsync1 Video Input 3 Port A Horizontal Sync input I H5
vin3b_vsync1 Video Input 3 Port A Vertical Sync input I H6
vin3b_d0 Video Input 3 Port B Data input I K7
vin3b_d1 Video Input 3 Port B Data input I M7
vin3b_d2 Video Input 3 Port B Data input I J5
vin3b_d3 Video Input 3 Port B Data input I K6
vin3b_d4 Video Input 3 Port B Data input I J7
vin3b_d5 Video Input 3 Port B Data input I J4
vin3b_d6 Video Input 3 Port B Data input I J6
vin3b_d7 Video Input 3 Port B Data input I H4
Video Input 4
vin4a_clk0 Video Input 4 Port A Clock input I P4 / B26 / B11
vin4a_de0 Video Input 4 Port A Data Enable input I H6 / C23 / B10 / P7
vin4a_fld0 Video Input 4 Port A Field ID input I J7 / F21 / P9 / D11
vin4a_hsync0 Video Input 4 Port A Horizontal Sync input I R3 / E21 / C11 / P7
vin4a_vsync0 Video Input 4 Port A Vertical Sync input I T2 / F20 / E11 / N1
vin4a_d0 Video Input 4 Port A Data input I R6 / B7 / B14
vin4a_d1 Video Input 4 Port A Data input I T9 / B8 / J14
vin4a_d2 Video Input 4 Port A Data input I T6 / A7 / G13
vin4a_d3 Video Input 4 Port A Data input I T7 / A8 / J11
vin4a_d4 Video Input 4 Port A Data input I P6 / C9 / E12
vin4a_d5 Video Input 4 Port A Data input I R9 / A9 / F13
vin4a_d6 Video Input 4 Port A Data input I R5 / B9 / C12
vin4a_d7 Video Input 4 Port A Data input I P5 / A10 / D12
vin4a_d8 Video Input 4 Port A Data input I E8 / U2 / E15
vin4a_d9 Video Input 4 Port A Data input I D9 / U1 / A20
vin4a_d10 Video Input 4 Port A Data input I D7 / P3 / B15
vin4a_d11 Video Input 4 Port A Data input I D8 / R2 / A15
vin4a_d12 Video Input 4 Port A Data input I A5 / K7 / D15
vin4a_d13 Video Input 4 Port A Data input I C6 / M7 / B16
vin4a_d14 Video Input 4 Port A Data input I C8 / J5 / B17
vin4a_d15 Video Input 4 Port A Data input I C7 / K6 / A17
vin4a_d16 Video Input 4 Port A Data input I C18 / F11
vin4a_d17 Video Input 4 Port A Data input I A21 / G10
vin4a_d18 Video Input 4 Port A Data input I G16 / F10
vin4a_d19 Video Input 4 Port A Data input I D17 / G11
vin4a_d20 Video Input 4 Port A Data input I AA3 / E9
vin4a_d21 Video Input 4 Port A Data input I AB9 / F9
vin4a_d22 Video Input 4 Port A Data input I AB3 / F8
vin4a_d23 Video Input 4 Port A Data input I AA4 / E7
vin4b_clk1 Video Input 4 Port B Clock input I N9 / V1
vin4b_de1 Video Input 4 Port B Data Enable input I P9 / V7
vin4b_fld1 Video Input 4 Port B Field ID input I P4 / W2
vin4b_hsync1 Video Input 4 Port B Horizontal Sync input I N7 / U7
vin4b_vsync1 Video Input 4 Port B Vertical Sync input I R4 / V6
vin4b_d0 Video Input 4 Port B Data input I R6 / U4
vin4b_d1 Video Input 4 Port B Data input I T9 / V2
vin4b_d2 Video Input 4 Port B Data input I T6 / Y1
vin4b_d3 Video Input 4 Port B Data input I T7 / W9
vin4b_d4 Video Input 4 Port B Data input I P6 / V9
vin4b_d5 Video Input 4 Port B Data input I R9 / U5
vin4b_d6 Video Input 4 Port B Data input I R5 / V5
vin4b_d7 Video Input 4 Port B Data input I P5 / V4
Video Input 5
vin5a_clk0 Video Input 5 Port A Clock input I AC5
vin5a_de0 Video Input 5 Port A Data Enable input I AB4
vin5a_fld0 Video Input 5 Port A Field ID input I C17
vin5a_hsync0 Video Input 5 Port A Horizontal Sync input I AB8
vin5a_vsync0 Video Input 5 Port A Vertical Sync input I AB5
vin5a_d0 Video Input 5 Port A Data input I AD6
vin5a_d1 Video Input 5 Port A Data input I AC8
vin5a_d2 Video Input 5 Port A Data input I AC3
vin5a_d3 Video Input 5 Port A Data input I AC9
vin5a_d4 Video Input 5 Port A Data input I AC6
vin5a_d5 Video Input 5 Port A Data input I AC7
vin5a_d6 Video Input 5 Port A Data input I AC4
vin5a_d7 Video Input 5 Port A Data input I AD4
vin5a_d8 Video Input 5 Port A Data input I AA4
vin5a_d9 Video Input 5 Port A Data input I AB3
vin5a_d10 Video Input 5 Port A Data input I AB9
vin5a_d11 Video Input 5 Port A Data input I AA3
vin5a_d12 Video Input 5 Port A Data input I D17
vin5a_d13 Video Input 5 Port A Data input I G16
vin5a_d14 Video Input 5 Port A Data input I A21
vin5a_d15 Video Input 5 Port A Data input I C18
Video Input 6
vin6a_clk0 Video Input 6 Port A Clock input I E17
vin6a_de0 Video Input 6 Port B Data Enable input I D14
vin6a_fld0 Video Input 6 Port A Field ID input I C14
vin6a_hsync0 Video Input 6 Port A Horizontal Sync input I F12
vin6a_vsync0 Video Input 6 Port A Vertical Sync input I G12
vin6a_d0 Video Input 6 Port A Data input I C17 / D18
vin6a_d1 Video Input 6 Port A Data input I B19
vin6a_d2 Video Input 6 Port A Data input I F15
vin6a_d3 Video Input 6 Port A Data input I B18
vin6a_d4 Video Input 6 Port A Data input I A16
vin6a_d5 Video Input 6 Port A Data input I C15
vin6a_d6 Video Input 6 Port A Data input I A18
vin6a_d7 Video Input 6 Port A Data input I A19
vin6a_d8 Video Input 6 Port A Data input I F14
vin6a_d9 Video Input 6 Port A Data input I G14
vin6a_d10 Video Input 6 Port A Data input I A13
vin6a_d11 Video Input 6 Port A Data input I E14
vin6a_d12 Video Input 6 Port A Data input I A12
vin6a_d13 Video Input 6 Port A Data input I B13
vin6a_d14 Video Input 6 Port A Data input I A11
vin6a_d15 Video Input 6 Port A Data input I B12