ZHCSDC3E June 2014 – January 2019 AM4372 , AM4376 , AM4377 , AM4378 , AM4379
PRODUCTION DATA.
Table 5-56 lists the clock net classes for the DDR3 interface. Table 5-57 lists the signal net classes, and associated clock net classes, for signals in the DDR3 interface. These net classes are used for the termination and routing rules that follow.
| CLOCK NET CLASS | PIN NAMES |
|---|---|
| CK | DDR_CK and DDR_CKn |
| DQS0 | DDR_DQS0 and DDR_DQSn0 |
| DQS1 | DDR_DQS1 and DDR_DQSn1 |
| DQS2 | DDR_DQS2 and DDR_DQSn2 |
| DQS3 | DDR_DQS3 and DDR_DQSn3 |
| SIGNAL NET CLASS | ASSOCIATED CLOCK
NET CLASS |
PIN NAMES |
|---|---|---|
| ADDR_CTRL | CK | DDR_BA[2:0], DDR_A[15:0], DDR_CSn0, DDR_CSn1, DDR_CASn, DDR_RASn, DDR_WEn, DDR_CKE0, DDR_CKE1, DDR_ODT0, DDR_ODT1 |
| DQ0 | DQS0 | DDR_D[7:0], DDR_DQM0 |
| DQ1 | DQS1 | DDR_D[15:8], DDR_DQM1 |
| DQ2 | DQS2 | DDR_D[23:16], DDR_DQM2 |
| DQ3 | DQS3 | DDR_D[31:24], DDR_DQM3 |