ZHCSFU8B May 2016 – December 2021 ADC32RF80 , ADC32RF83
PRODUCTION DATA
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| CTRL K | 0 | 0 | TESTMODE EN | 0 | LANE ALIGN | FRAME ALIGN | TX LINK DIS |
| R/W-0h | W-0h | W-0h | R/W-0h | W-0h | R/W-0h | R/W-0h | R/W-0h |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 7 | CTRL K | R/W | 0h |
This bit is the enable bit for the number of frames per
multiframe. |
| 6-5 | 0 | R/W | 0h | Must write 0 |
| 4 | TESTMODE EN | 0 | This bit generates a long transport layer test pattern mode according to section 5.1.6.3 of the JESD204B specification. 0 = Test mode disabled 1 = Test mode enabled | |
| 3 | 0 | W | 0h | Must write 0 |
| 2 | LANE ALIGN | R/W | 0h | This bit inserts a lane alignment character (K28.3) for the receiver to align to the lane boundary per section 5.3.3.5 of the JESD204B specification. 0 = Normal operation 1 = Inserts lane alignment characters |
| 1 | FRAME ALIGN | R/W | 0h | This bit inserts a frame alignment character (K28.7) for the receiver to align to the frame boundary per section 5.3.35 of the JESD204B specification. 0 = Normal operation 1 = Inserts frame alignment characters |
| 0 | TX LINK DIS | R/W | 0h | This bit disables sending the initial link alignment (ILA) sequence when SYNC is deasserted. 0 = Normal operation 1 = ILA disabled |