ZHCSJU7 May   2019 DRV8340-Q1

PRODUCTION DATA.  

  1. 特性
  2. 应用
  3. 说明
    1.     简化原理图
  4. 修订历史记录
  5. Device Comparison Table
  6. Pin Configuration and Functions
    1. Table 1. Pin Functions—DRV8340H
    2. Table 2. Pin Functions—DRV8340S
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics
    6. 7.6 SPI Timing Requirements
    7. 7.7 Typical Characteristics
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Three Phase Smart Gate Drivers
        1. 8.3.1.1 PWM Control Modes
          1. 8.3.1.1.1 6x PWM Mode (PWM_MODE = 000b or MODE Pin Tied to AGND)
          2. 8.3.1.1.2 3x PWM Mode (PWM_MODE = 001b or MODE Pin = 18 kΩ to AGND)
          3. 8.3.1.1.3 1x PWM Mode (PWM_MODE = 010b or MODE Pin = 75 kΩ to AGND)
          4. 8.3.1.1.4 Independent Half-Bridge PWM Mode (PWM_MODE = 011b or MODE Pin is > 1.5 MΩ to AGND or Hi-Z)
          5. 8.3.1.1.5 Phases A and B are Independent Half-Bridges, Phase C is Independent FET (MODE = 100b)
          6. 8.3.1.1.6 Phases B and C are Independent Half-Bridges, Phase A is Independent FET (MODE = 101b or MODE Pin is 75 kΩ to DVDD)
          7. 8.3.1.1.7 Phases A is Independent Half-Bridge, Phases B and C are Independent FET (MODE = 110b or MODE Pin is 18 kΩ to DVDD)
          8. 8.3.1.1.8 Independent MOSFET Drive Mode (PWM_MODE = 111b or MODE Pin = 0.47 kΩ to DVDD)
        2. 8.3.1.2 Device Interface Modes
          1. 8.3.1.2.1 Serial Peripheral Interface (SPI)
          2. 8.3.1.2.2 Hardware Interface
        3. 8.3.1.3 Gate Driver Voltage Supplies
        4. 8.3.1.4 Smart Gate Drive Architecture
          1. 8.3.1.4.1 IDRIVE: MOSFET Slew-Rate Control
          2. 8.3.1.4.2 TDRIVE: MOSFET Gate Drive Control
          3. 8.3.1.4.3 Propagation Delay
          4. 8.3.1.4.4 MOSFET VDS Monitors
          5. 8.3.1.4.5 VDRAIN Sense Pin
          6. 8.3.1.4.6 nFAULT Pin
      2. 8.3.2 DVDD Linear Voltage Regulator
      3. 8.3.3 Pin Diagrams
      4. 8.3.4 Gate Driver Protective Circuits
        1. 8.3.4.1 VM Supply Undervoltage Lockout (UVLO)
        2. 8.3.4.2 VCP Charge Pump Undervoltage Lockout (CPUV)
        3. 8.3.4.3 MOSFET VDS Overcurrent Protection (VDS_OCP)
          1. 8.3.4.3.1 VDS Latched Shutdown (OCP_MODE = 00b)
          2. 8.3.4.3.2 VDS Automatic Retry (OCP_MODE = 01b)
          3. 8.3.4.3.3 VDS Report Only (OCP_MODE = 10b)
          4. 8.3.4.3.4 VDS Disabled (OCP_MODE = 11b)
        4. 8.3.4.4 Gate Driver Fault (GDF)
        5. 8.3.4.5 Thermal Warning (OTW)
        6. 8.3.4.6 Thermal Shutdown (OTSD)
          1. 8.3.4.6.1 Latched Shutdown (OTSD_MODE = 0b)
          2. 8.3.4.6.2 Automatic Recovery (OTSD_MODE = 1b)
        7. 8.3.4.7 Open Load Detection (OLD)
          1. 8.3.4.7.1 Open Load Detection in Passive Mode (OLP)
            1. 8.3.4.7.1.1 OLP Steps
          2. 8.3.4.7.2 Open Load Detection in Active Mode (OLA)
        8. 8.3.4.8 Offline Shorts Diagnostics
          1. 8.3.4.8.1 Offline Short-to-Supply Diagnostic (SHT_BAT)
          2. 8.3.4.8.2 Offline Short-to-Ground Diagnostic (SHT_GND)
        9. 8.3.4.9 Reverse Supply Protection
    4. 8.4 Device Functional Modes
      1. 8.4.1 Gate Driver Functional Modes
        1. 8.4.1.1 Sleep Mode
        2. 8.4.1.2 Operating Mode
        3. 8.4.1.3 Fault Reset (CLR_FLT or ENABLE Reset Pulse)
    5. 8.5 Programming
      1. 8.5.1 SPI Communication
        1. 8.5.1.1 SPI
          1. 8.5.1.1.1 SPI Format
    6. 8.6 Register Maps
      1. 8.6.1 Status Registers
        1. 8.6.1.1 FAULT Status Register (Address = 0x00) [reset = 0x00]
          1. Table 17. FAULT Status Register Field Descriptions
        2. 8.6.1.2 DIAG Status A Register (Address = 0x01) [reset = 0x00]
          1. Table 18. DIAG Status A Register Field Descriptions
        3. 8.6.1.3 DIAG Status B Register (Address = 0x02) [reset = 0x00]
          1. Table 19. DIAG Status B Register Field Descriptions
        4. 8.6.1.4 DIAG Status C Register (address = 0x03) [reset = 0x00]
          1. Table 20. DIAG Status C Register Field Descriptions
      2. 8.6.2 Control Registers
        1. 8.6.2.1  IC1 Control Register (Address = 0x04) [reset = 0x00]
          1. Table 22. IC1 Control Field Descriptions
        2. 8.6.2.2  IC2 Control Register (address = 0x05) [reset = 0x40]
          1. Table 23. IC2 Control Field Descriptions
        3. 8.6.2.3  IC3 Control Register (Address = 0x06) [reset = 0xFF]
          1. Table 24. IC3 Control Field Descriptions
        4. 8.6.2.4  IC4 Control Register (Address = 0x07) [reset = 0xFF]
          1. Table 25. IC4 Control Field Descriptions
        5. 8.6.2.5  IC5 Control Register (Address = 0x08) [reset = 0xFF]
          1. Table 26. IC5 Control Field Descriptions
        6. 8.6.2.6  IC6 Control Register (Address = 0x09) [reset = 0x99]
          1. Table 27. IC6 Control Field Descriptions
        7. 8.6.2.7  IC7 Control Register (Address = 0x0A) [reset = 0x99]
          1. Table 28. IC7 Control Field Descriptions
        8. 8.6.2.8  IC8 Control Register (Address = 0x0B) [reset = 0x99]
          1. Table 29. IC8 Control Field Descriptions
        9. 8.6.2.9  IC9 Control Register (Address = 0x0C) [reset = 0x2F]
          1. Table 30. IC9 Control Field Descriptions
        10. 8.6.2.10 IC10 Control Register (Address = 0x0D) [reset = 0x61]
          1. Table 31. IC10 Control Field Descriptions
        11. 8.6.2.11 IC11 Control Register (Address = 0x0E) [reset = 0x00]
          1. Table 32. IC11 Control Field Descriptions
        12. 8.6.2.12 IC12 Control Register (Address = 0x0F) [reset = 0x2A]
          1. Table 33. IC12 Control Field Descriptions
        13. 8.6.2.13 IC13 Control Register (Address = 0x10) [reset = 0x7F]
          1. Table 34. IC13 Control Field Descriptions
        14. 8.6.2.14 IC14 Control Register (Address = 0x10) [reset = 0x00]
          1. Table 35. IC14 Control Field Descriptions
  9. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Primary Application
        1. 9.2.1.1 Design Requirements
        2. 9.2.1.2 Detailed Design Procedure
          1. 9.2.1.2.1 External MOSFET Support
            1. 9.2.1.2.1.1 Example
          2. 9.2.1.2.2 IDRIVE Configuration
            1. 9.2.1.2.2.1 Example
          3. 9.2.1.2.3 VDS Overcurrent Monitor Configuration
            1. 9.2.1.2.3.1 Example
          4. 9.2.1.2.4 Design consideration of low-side gate drive (IDRIVE, GLx, SLx)
          5. 9.2.1.2.5 External Components
        3. 9.2.1.3 Application Curves
  10. 10Power Supply Recommendations
    1. 10.1 Power Supply Consideration in Generator Mode
    2. 10.2 Bulk Capacitance Sizing
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
  12. 12器件和文档支持
    1. 12.1 器件支持
      1. 12.1.1 器件命名规则
    2. 12.2 文档支持
      1. 12.2.1 相关文档
    3. 12.3 接收文档更新通知
    4. 12.4 社区资源
    5. 12.5 商标
    6. 12.6 静电放电警告
    7. 12.7 Glossary
  13. 13机械、封装和可订购信息

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

说明

DRV8340-Q1 器件是一款适用于三相应用的 集成式栅极驱动器。此器件具有三个半桥栅极驱动器,每个驱动器都能够驱动高侧和低侧 N 沟道功率 MOSFET。专用源极与漏极引脚支持对电磁阀应用进行独立 MOSFET 控制。DRV8340-Q1 使用集成式电荷泵为高侧 MOSFET 生成足够的栅极驱动电压,并使用线性稳压器为低侧 MOSFET 生成足够的栅极驱动电压。此智能栅极驱动架构支持高达 1A 的峰值栅极驱动拉电流和 2A 的峰值栅极驱动灌电流。DRV8340-Q1 可由单一电源供电,支持适用于栅极驱动器的 5.5 至 60V 宽输入电源电压范围。

6x、3x、1x 和独立输入 PWM 模式可简化与控制器电路的连接。栅极驱动器和器件的配置设置具有高度可配置性,可通过 SPI 或硬件 (H/W) 接口实现。

提供了低功耗睡眠模式,实现较低的静态电流消耗。针对欠压锁定、电荷泵故障、MOSFET 过流、MOSFET 短路、相位节点电源和接地短路、栅极驱动器故障和过热情况提供内部保护功能。故障状况及故障详情可通过 SPI 器件型号的器件寄存器显示在 nFAULT 引脚上。

器件信息(1)

器件型号 封装 封装尺寸(标称值)
DRV8340-Q1 HTQFP (48) 7.00mm × 7.00mm
  1. 如需了解所有可用封装,请参阅数据表末尾的可订购产品附录。

简化原理图

DRV8340-Q1 drv8340-q1-simplified-schematic.gif