SNLU297 May   2021 DS320PR810

 

  1.   Trademarks
  2. 1Introduction
    1. 1.1 Features
    2. 1.2 Applications
  3. 2Description
    1. 2.1  DS320PR810 5-Level I/O Control Inputs
    2. 2.2  DS320PR810 Modes of Operation
    3. 2.3  DS320PR810 SMBus or I2C Register Control Interface
    4. 2.4  DS320PR810 Equalization Control
    5. 2.5  DS320PR810 RX Detect State Machine
    6. 2.6  DS320PR810 DC Gain Control
    7. 2.7  DS320PR810 EVM Global Controls
    8. 2.8  DS320PR810EVM Downstream Devices Control
    9. 2.9  DS320PR810EVM Upstream Devices Control
    10. 2.10 Quick-Start Guide (Pin Mode)
    11. 2.11 Quick-Start Guide (SMBus Slave Mode)
  4. 3Test Setup and Results
  5. 4Schematics
  6. 5Board Layout
  7. 6Bill of Materials
  8. 7References

Schematics

Figure 4-1 through Figure 4-8 illustrate the EVM schematics.

GUID-20210525-CA0I-ZH0Q-BKRP-F502TCZH7QL5-low.jpg Figure 4-1 Top Level Schematic Page
GUID-20210525-CA0I-SL9L-5VRL-VRCCHRKPJMD5-low.jpgFigure 4-2 Control and Status Schematic Page
GUID-20210525-CA0I-NF1M-QKMG-RLJTPWHTQRSC-low.jpgFigure 4-3 Voltage Regulator Schematic Page
GUID-20210525-CA0I-3XMR-DNHZ-5W8R5CKLKJRN-low.jpgFigure 4-4 Gold Finger Connector Schematic Page
GUID-20210525-CA0I-KQM3-D8PL-RH1RWW02Z7DL-low.jpgFigure 4-5 Downstream Devices Schematic Page
GUID-20210525-CA0I-RXTJ-3WMV-C0LCLPXLHWFZ-low.jpgFigure 4-6 Upstream Devices Schematic Page
GUID-20210525-CA0I-C7J4-HWZH-VKTRVN09XWMB-low.jpg Figure 4-7 Straddle Connector Schematic Page
GUID-20210525-CA0I-TCQ6-PS3B-TDRRNVRZRXVF-low.jpgFigure 4-8 Hardware Page