ZHCSAY5D march 2013 – april 2021 UCD3138064
PRODUCTION DATA
| PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| EADC DAC | ||||||
| τ | Settling Time | From 10 to 90% | 250 | ns | ||
| ADC12 | ||||||
| ADC single sample conversion time(1) | ADC_SAMPLING_SEL= 6 or 0 | 3.9 | μs | |||
| SYSTEM PERFORMANCE | ||||||
| tWD | Watchdog time out resolution | Total time is: tWD x (WDCTRL.PERIOD+1) | 14.6 | 17 | 20.5 | ms |
| Time to disable DPWM output based on active FAULT pin signal | High level on FAULT pin | 70 | ns | |||
| Retention period of flash content (data retention and program) | TJ = 25 °C | 100 | years | |||
| Program time to erase one page or block in data flash or program flash | 20 | ms | ||||
| Program time to write one word in data flash or program flash | 30 | µs | ||||
| Sync-in/sync-out pulse width | Sync pin | 256 | ns | |||
| Flash Write | 20 | μs | ||||
| POWER ON RESET AND BROWN OUT (V33D PIN, SEE Figure 8-3) | ||||||
| tPOR | Time delay after Power is good or RESET* relinquished | 1 | ms | |||
| tEXC1 | The time it takes from the device to exit a reset state and begin executing program flash bank 1 (32 kB).(1) | IRESET goes from a low state to a high state. This is approximately equivalent to toggling the external reset pin from low to high state. | 9.5 | ms | ||
| tEXC2 | The time it takes from the device to exit a reset state and begin executing program flash bank 2 (32 kB).(1) | IRESET goes from a low state to a high state. This is approximately equivalent to toggling the external reset pin from low to high state. | 19 | ms | ||
| tEXCT | The time it takes from the device to exit a reset state and begin executing the total program flash (64 kB).(1) | IRESET goes from a low state to a high state. This is approximately equivalent to toggling the external reset pin from low to high state. | 19 | ms | ||
| TEMPERATURE SENSOR(1) | ||||||
| tON | Turn on time / settling time of sensor | 100 | μs | |||
| ANALOG COMPARATOR | ||||||
| Time to disable DPWM output based on 0 V to 2.5 V step input on the analog comparator.(1) | 150 | ns | ||||