ZHCSGB1C March   2013  – December 2019 TPS84A20

PRODUCTION DATA.  

  1. 特性
  2. 应用
  3. 说明
    1.     Device Images
      1.      简化应用
  4. 修订历史记录
  5. Ordering Information
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 Recommended Operating Conditions
    3. 6.3 Package Specifications
    4. 6.4 Electrical Characteristics
    5. 6.5 Thermal Information
  7. Device Information
    1. 7.1      Functional Block Diagram
    2. Table 1. Pin Descriptions
  8. Typical Characteristics (PVIN = VIN = 12 V)
  9. Typical Characteristics (PVIN = VIN = 5 V)
  10. 10Typical Characteristics (PVIN = 3.3 V, VIN = 5 V)
  11. 11Application Information
    1. 11.1  Adjusting the Output Voltage
    2. 11.2  Capacitor Recommendations for the TPS84A20 Power Supply
      1. 11.2.1 Capacitor Technologies
        1. 11.2.1.1 Electrolytic, Polymer-Electrolytic Capacitors
        2. 11.2.1.2 Ceramic Capacitors
        3. 11.2.1.3 Tantalum, Polymer-Tantalum Capacitors
      2. 11.2.2 Input Capacitor
      3. 11.2.3 Output Capacitor
    3. 11.3  Transient Response
    4. 11.4  Transient Waveforms
    5. 11.5  Application Schematics
    6. 11.6  VIN and PVIN Input Voltage
    7. 11.7  3.3 V PVIN Operation
    8. 11.8  Power Good (PWRGD)
    9. 11.9  Light Load Efficiency (LLE)
    10. 11.10 SYNC_OUT
    11. 11.11 Parallel Operation
    12. 11.12 Power-Up Characteristics
    13. 11.13 Pre-Biased Start-Up
    14. 11.14 Remote Sense
    15. 11.15 Thermal Shutdown
    16. 11.16 Output On/Off Inhibit (INH)
    17. 11.17 Slow Start (SS/TR)
    18. 11.18 Overcurrent Protection
    19. 11.19 Synchronization (CLK)
    20. 11.20 Sequencing (SS/TR)
    21. 11.21 Programmable Undervoltage Lockout (UVLO)
    22. 11.22 Layout Considerations
    23. 11.23 EMI
  12. 12器件和文档支持
    1. 12.1 接收文档更新通知
    2. 12.2 支持资源
    3. 12.3 商标
    4. 12.4 静电放电警告
    5. 12.5 Glossary
  13. 13机械、封装和可订购信息
    1. 13.1 Tape and Reel Information

封装选项

请参考 PDF 数据表获取器件具体的封装图。

机械数据 (封装 | 引脚)
  • RVQ|42
散热焊盘机械数据 (封装 | 引脚)
订购信息

Synchronization (CLK)

An internal phase locked loop (PLL) has been implemented to allow synchronization between 200 kHz and 1200 kHz, and to easily switch from RT mode to CLK mode. To implement the synchronization feature, connect a square wave clock signal to the RT/CLK pin with a duty cycle between 20% to 80%. The clock signal amplitude must transition lower than 0.5 V and higher than 2.0 V. The start of the switching cycle is synchronized to the falling edge of RT/CLK pin. In applications where both RT mode and CLK mode are needed, the device can be configured as shown in Figure 37.

Before the external clock is present, the device works in RT mode and the switching frequency is set by RT resistor. When the external clock is present, the CLK mode overrides the RT mode. The first time the CLK pin is pulled above the RT/CLK high threshold (2.0 V), the device switches from RT mode to CLK mode and the RT/CLK pin becomes high impedance as the PLL starts to lock onto the frequency of the external clock. It is not recommended to switch from CLK mode back to RT mode because the internal switching frequency drops to 100 kHz first before returning to the switching frequency set by the RT resistor (RRT).

TPS84A20 slvsBC6_RTSync.gifFigure 37. RT/CLK Configuration

The switching frequency must be selected based on the output voltages of the devices being synchronized. Table 8 shows the allowable frequencies for a given range of output voltages. The allowable switching frequency changes based on the maximum output current (IOUT) of an application. The table shows the VOUT range when IOUT ≤ 10 A, 9 A, and 8 A. For the most efficient solution, always synchronize to the lowest allowable frequency. For example, an application requires synchronizing three TPS84A20 devices with output voltages of 1.0 V, 1.2 V and 1.8 V, all powered from PVIN = 12 V. Table 8 shows that all three output voltages should be synchronized to 300 kHz.

Table 8. Allowable Switching Frequency versus Output Voltage

SWITCHING FREQUENCY (kHz) PVIN = 12 V PVIN = 5 V
VOUT RANGE (V) VOUT RANGE (V)
IOUT ≤ 10 A IOUT ≤ 9 A IOUT ≤ 8 A IOUT ≤ 10 A IOUT ≤ 9 A IOUT ≤ 8 A
200 0.6 - 1.2 0.6 - 1.6 0.6 - 2.0 0.6 - 1.5 0.6 - 2.5 0.6 - 4.3
300 0.8 - 1.9 0.8 - 2.6 0.8 - 3.5 0.6 - 4.3 0.6 - 4.3 0.6 - 4.3
400 1.0 - 2.7 1.0 - 4.0 1.0 - 5.5 0.6 - 4.3 0.6 - 4.3 0.6 - 4.3
500 1.3 - 3.8 1.3 - 5.5 1.3 - 5.5 0.6 - 4.3 0.6 - 4.3 0.6 - 4.3
600 1.5 - 5.5 1.5 - 5.5 1.5 - 5.5 0.7 - 4.3 0.7 - 4.3 0.7 - 4.3
700 1.8 - 5.5 1.8 - 5.5 1.8 - 5.5 0.8 - 4.3 0.8 - 4.3 0.8 - 4.3
800 2.0 - 5.5 2.0 - 5.5 2.0 - 5.5 0.9 - 4.3 0.9 - 4.3 0.9 - 4.3
900 2.2 - 5.5 2.2 - 5.5 2.2 - 5.5 1.0 - 4.3 1.0 - 4.3 1.0 - 4.3
1000 2.5 - 5.5 2.5 - 5.5 2.5 - 5.5 1.1 - 4.3 1.1 - 4.3 1.1 - 4.3
1100 2.7 - 5.5 2.7 - 5.5 2.7 - 5.5 1.3 - 4.3 1.2 - 4.3 1.2 - 4.3
1200 3.0 - 5.5 3.0 - 5.5 3.0 - 5.5 1.4 - 4.3 1.3 - 4.3 1.3 - 4.3