ZHCSGV3G June 2009 – January 2017 TMS320C6748
PRODUCTION DATA.
请参考 PDF 数据表获取器件具体的封装图。
| NO. | 1.3V, 1.2V, 1.1V | 1.0V | UNIT | ||||
|---|---|---|---|---|---|---|---|
| MIN | MAX | MIN | MAX | ||||
| 16 | tsu(LCD_D) | Setup time, LCD_D[15:0] valid before LCD_MCLK high | 7 | 8 | ns | ||
| 17 | th(LCD_D) | Hold time, LCD_D[15:0] valid after LCD_MCLK high | 0 | 0 | ns | ||
| NO. | PARAMETER | 1.3V, 1.2V, 1.1V | 1.0V | UNIT | |||
|---|---|---|---|---|---|---|---|
| MIN | MAX | MIN | MAX | ||||
| 4 | td(LCD_D_V) | Delay time, LCD_MCLK high to LCD_D[15:0] valid (write) | 0 | 7 | 0 | 9 | ns |
| 5 | td(LCD_D_I) | Delay time, LCD_MCLK high to LCD_D[15:0] invalid (write) | 0 | 7 | 0 | 9 | ns |
| 6 | td(LCD_E_A) | Delay time, LCD_MCLK high to LCD_AC_ENB_CS low | 0 | 7 | 0 | 9 | ns |
| 7 | td(LCD_E_I) | Delay time, LCD_MCLK high to LCD_AC_ENB_CS high | 0 | 7 | 0 | 9 | ns |
| 8 | td(LCD_A_A) | Delay time, LCD_MCLK high to LCD_VSYNC low | 0 | 7 | 0 | 9 | ns |
| 9 | td(LCD_A_I) | Delay time, LCD_MCLK high to LCD_VSYNC high | 0 | 7 | 0 | 9 | ns |
| 10 | td(LCD_W_A) | Delay time, LCD_MCLK high to LCD_HSYNC low | 0 | 7 | 0 | 9 | ns |
| 11 | td(LCD_W_I) | Delay time, LCD_MCLK high to LCD_HSYNC high | 0 | 7 | 0 | 9 | ns |
| 12 | td(LCD_STRB_A) | Delay time, LCD_MCLK high to LCD_PCLK active | 0 | 7 | 0 | 9 | ns |
| 13 | td(LCD_STRB_I) | Delay time, LCD_MCLK high to LCD_PCLK inactive | 0 | 7 | 0 | 9 | ns |
| 14 | td(LCD_D_Z) | Delay time, LCD_MCLK high to LCD_D[15:0] in 3-state | 0 | 7 | 0 | 9 | ns |
| 15 | td(Z_LCD_D) | Delay time, LCD_MCLK high to LCD_D[15:0] (valid from 3-state) | 0 | 7 | 0 | 9 | ns |
Figure 6-54 Character Display HD44780 Write
Figure 6-55 Character Display HD44780 Read
Figure 6-56 Micro-Interface Graphic Display 6800 Write
Figure 6-57 Micro-Interface Graphic Display 6800 Read
Figure 6-58 Micro-Interface Graphic Display 6800 Status
Figure 6-59 Micro-Interface Graphic Display 8080 Write
Figure 6-60 Micro-Interface Graphic Display 8080 Read
Figure 6-61 Micro-Interface Graphic Display 8080 Status