ZHCS482F July 2011 – September 2018 MSP430F5340 , MSP430F5341 , MSP430F5342
PRODUCTION DATA.
TB0 is a 16-bit timer/counter (Timer_B type) with seven capture/compare registers. TB0 can support multiple captures or compares, PWM outputs, and interval timing (see Table 6-13). TB0 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.
| INPUT PIN NUMBER(1) | DEVICE INPUT SIGNAL | MODULE INPUT SIGNAL | MODULE BLOCK | MODULE OUTPUT SIGNAL | DEVICE OUTPUT SIGNAL | OUTPUT PIN NUMBER(1) |
|---|---|---|---|---|---|---|
| TB0CLK | TBCLK | Timer | N/A | N/A | ||
| ACLK (internal) | ACLK | |||||
| SMCLK (internal) | SMCLK | |||||
| TB0CLK | TBCLK | |||||
| TB0.0 | CCI0A | CCR0 | TB0 | TB0.0 | ||
| TB0.0 | CCI0B | ADC12 (internal)
ADC12SHSx = {2} |
||||
| DVSS | GND | |||||
| DVCC | VCC | |||||
| 37-P5.7 | TB0.1 | CCI1A | CCR1 | TB1 | TB0.1 | 37-P5.7 |
| CBOUT (internal) | CCI1B | ADC12 (internal)
ADC12SHSx = {3} |
||||
| DVSS | GND | |||||
| DVCC | VCC | |||||
| TB0.2 | CCI2A | CCR2 | TB2 | TB0.2 | ||
| TB0.2 | CCI2B | |||||
| DVSS | GND | |||||
| DVCC | VCC | |||||
| TB0.3 | CCI3A | CCR3 | TB3 | TB0.3 | ||
| TB0.3 | CCI3B | |||||
| DVSS | GND | |||||
| DVCC | VCC | |||||
| TB0.4 | CCI4A | CCR4 | TB4 | TB0.4 | ||
| TB0.4 | CCI4B | |||||
| DVSS | GND | |||||
| DVCC | VCC | |||||
| TB0.5 | CCI5A | CCR5 | TB5 | TB0.5 | ||
| TB0.5 | CCI5B | |||||
| DVSS | GND | |||||
| DVCC | VCC | |||||
| TB0.6 | CCI6A | CCR6 | TB6 | TB0.6 | ||
| ACLK (internal) | CCI6B | |||||
| DVSS | GND | |||||
| DVCC | VCC |