ZHCSAB9E September 2012 – June 2019 DP83848-EP
PRODUCTION DATA.
The 100BASE-TX transmitter consists of several functional blocks which convert synchronous 4-bit nibble data, as provided by the MII, to a scrambled MLT-3 125-Mbps serial data stream. Because the 100BASE-TX TP-PMD is integrated, the differential output pins, PMD Output Pair, can be directly routed to the magnetics. The block diagram in Figure 5-5 provides an overview of each functional block within the 100BASE-TX transmit section.
The Transmitter section consists of the following functional blocks:
The bypass option for the functional blocks within the 100BASE-TX transmitter provides flexibility for applications where data conversion is not always required. The DP83848-EP implements the 100BASE-TX transmit state machine diagram as specified in the IEEE 802.3u Standard, Clause 24.
Figure 5-5 100BASE-TX Transmit Block Diagram | DATA CODES | ||
|---|---|---|
| 0 | 11110 | 0000 |
| 1 | 01001 | 0001 |
| 2 | 10100 | 0010 |
| 3 | 10101 | 0011 |
| 4 | 01010 | 0100 |
| 5 | 01011 | 0101 |
| 6 | 01110 | 0110 |
| 7 | 01111 | 0111 |
| 8 | 10010 | 1000 |
| 9 | 10011 | 1001 |
| A | 10110 | 1010 |
| B | 10111 | 1011 |
| C | 11010 | 1100 |
| D | 11011 | 1101 |
| E | 11100 | 1110 |
| F | 11101 | 1111 |
| IDLE AND CONTROL CODES | ||
| H | 00100 | HALT code-group - Error code |
| I | 11111 | Inter-Packet IDLE - 0000(1) |
| J | 11000 | First Start of Packet - 0101(1) |
| K | 10001 | Second Start of Packet - 0101(1) |
| T | 01101 | First End of Packet - 0000(1) |
| R | 00111 | Second End of Packet - 0000(1) |
| INVALID CODES | ||
| V | 00000 | |
| V | 00001 | |
| V | 00010 | |
| V | 00011 | |
| V | 00101 | |
| V | 00110 | |
| V | 01000 | |
| V | 01100 | |