ZHCSAB9E September 2012 – June 2019 DP83848-EP
PRODUCTION DATA.
| PARAMETER | DESCRIPTION | NOTES(1)(2)(3) | MIN | TYP | MAX | UNIT |
|---|---|---|---|---|---|---|
| T2.27.1 | X1 clock period | 50-MHz reference clock | 20 | ns | ||
| T2.27.2 | RXD[1:0], CRS_DV, RX_DV and RX_ER output delay from X1 rising | 2 | 14 | ns | ||
| T2.27.3 | CRS ON delay | From JK symbol on PMD receive pair to initial assertion of CRS_DV | 18.5 | bits | ||
| T2.27.4 | CRS OFF delay | From TR symbol on PMD receive pair to initial deassertion of CRS_DV | 27 | bits | ||
| T2.27.5 | RXD[1:0] and RX_ER latency | From symbol on receive pair. Elasticity buffer set to default value (01). | 38 | bits |
Figure 4-28 RMII Receive Timing