ZHCSJ27 November 2018 DLP650LNIR
PRODUCTION DATA.
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| VOH | High level output voltage | VCC = 3 V, IOH = – 20 mA | 2.4 | V | ||
| VOL | Low level output voltage | VCC = 3.6 V, IOL = 15 mA | 0.4 | V | ||
| IOZ | High impedance output current | VCC = 3.6 V | 10 | µA | ||
| IIL | Low level input current | VCC = 3.6 V, VI = 0 | –60 | µA | ||
| IIH | High level input current (1) | VCC = 3.6 V, VI = VCC | 200 | µA | ||
| ICC | Supply current VCC (2) | VCC = 3.6 V | 650 | mA | ||
| ICCI | Supply current VCCI (2) | VCCI = 3.6 V | 350 | mA | ||
| ICC2 | Supply current VCC2 | VCC2 = 8.75 V | 25 | mA | ||
| ZIN | Internal differential termination resistance | 95 | 105 | Ω | ||
| ZLINE | Line differential impedance (PWB/trace) | 90 | 100 | 110 | Ω | |
| CI | Input capacitance(1) | f = 1 MHz | 10 | pF | ||
| CO | Output capacitance(1) | f = 1 MHz | 10 | pF | ||
| CIM | Input capacitance for MBRST[0:15] pins | f = 1 MHz | 160 | 210 | pF | |