SWRZ098 April   2021 AWR6443

 

  1. 1Introduction
  2. 2Device Nomenclature
  3. 3Device Markings
  4. 4Usage Notes
    1. 4.1 MSS: SPI Speed in 3-Wire Mode Usage Note
  5. 5Advisory to Silicon Variant / Revision Map
  6. 6Known Design Exceptions to Functional Specifications
    1.     MSS#25
    2.     MSS#26
    3.     MSS#27
    4.     MSS#28
    5.     MSS#29
    6.     MSS#30
    7.     MSS#31
    8.     MSS#32
    9.     MSS#33
    10.     MSS#36
    11.     MSS#37B
    12.     MSS#38A
    13.     MSS#39
    14.     MSS#40
    15.     MSS#41
    16.     MSS#43A
    17.     MSS#44
    18.     MSS#45
    19.     ANA#11A
    20.     ANA#12A
    21.     ANA#13B
    22.     ANA#14
    23.     ANA#15A
    24.     ANA#16
    25.     ANA#17A
    26.     ANA#18B
    27.     ANA#19
    28.     ANA#20
    29.     ANA#21A
    30.     ANA#22A
    31.     ANA#27A
  7. 7Trademarks
  8. 8Revision History

Advisory to Silicon Variant / Revision Map

Table 5-1 Advisory to Silicon Variant / Revision Map
Advisory Number Advisory Title AWR6443
ES2.0
Main Subsystem
MSS#25 Debugger May Display Unpredictable Data in the Memory Browser Window if a System Reset Occurs X
MSS#26 DMA Requests Lost During Suspend Mode X
MSS#27 MibSPI in Slave Mode in 3- or 4-Pin Communication Transmits Data Incorrectly for Slow SPICLK Frequencies and for Clock Phase = 1 X
MSS#28 A Data Length Error is Generated Repeatedly in Slave Mode When IO Loopback is Enabled X
MSS#29 Spurious RX DMA REQ From a Slave Mode MibSPI X
MSS#30 MibSPI RX RAM RXEMPTY Bit Does Not Get Cleared After Reading X
MSS#31 CPU Abort Generated on a Write to Implemented CRC Space After a Write to Unimplemented CRC Space X
MSS#32 DMMGLBCTRL BUSY Flag Not Set When DMM Starts Receiving A Packet X
MSS#33 MibSPI RAM ECC is Not Read Correctly in DIAG Mode X
MSS#36 DMA Read From an Unimplemented Address Space is not Reported as a BUS Error X
MSS#37B DCC Module Frequency Comparison can Report Erroneous Results X
MSS#38A GPIO Glitch During Power-Up X
MSS#39 The State of the MSS DMA is Left Pending and Uncleared on Any DMA MPU fault X
MSS#40 Any EDMA Transfer that Spans ACCEL_MEM1 +ACCEL_MEM2 Memories of Hardware Accelerator May Result in Data Corruption Without Any Notification of Error From the SoC X
MSS#41 Issuing WARM_RESET can Cause Bootloader Failure Which Results in Failure to Load the Application From Serial Flash X
MSS#43A Read-data From Internal Registers of PCR Is Not Reliable. Shared PCS Region Protection is Also Not Supported X
MSS#44 SYNC IN Input Pulse Wider Than 4usec Can Cause a FRC Lockstep Error X
MSS#45 Bootup Failure During the Serial Flash Busy State X
Analog / Millimeter Wave
ANA#11A TX, RX Calibrations Sensitive to Large External Interference X
ANA#12A Second Harmonic (HD2) Present in the Receiver X
ANA#13B Phase Mismatch Variation Across Temperature in TX3/TX1 and TX3/TX2 Combinations are higher than that of TX2/TX1 Combination X
ANA#14 Doppler Spurs Observed for Narrow Chirps X
ANA#15A Excessive TX-RX Coupling or Reflection can Lead to Saturated RX Output X
ANA#16 LVDS Coupling to Clock System X
ANA#17A On-Board Supply Ringing Induced Spur X
ANA#18B Spurs Caused due to Digital Activity Coupling to XTAL X
ANA#19 Bandgap Decoupling Capacitor On-Board X
ANA#20 Occasional Failures Observed During Calibration of the Radar Subsystem X
ANA#21A Out of Band Radiated Spectral Emission X
ANA#22A Overshoot and Undershoot During Inter-Chirp When Dynamic-Power Saving is Disabled X
ANA#27A Digital Temperature Sensor Readings Differ From Analog Temperature Sensors X