SWRZ090C January   2020  – October 2023 AWR2243

 

  1.   1
  2. 1Introduction
  3. 2Device Nomenclature
  4. 3Device Markings
  5. 4Advisory to Silicon Variant / Revision Map
  6. 5Known Design Exceptions to Functional Specifications
    1.     MSS#37
    2.     MSS#44A
    3. 5.1 MSS#50
    4. 5.2 MSS#51
    5.     ANA#08A
    6. 5.3 ANA#11A
    7. 5.4 ANA#12A
    8.     ANA#13B
    9.     ANA#18B
    10.     ANA#21A
    11.     ANA#22A
    12.     ANA#23
    13.     ANA#24
    14.     ANA#25
    15. 5.5 ANA#27A
    16.     ANA#28
    17.     ANA#53
  7.   Trademarks
  8.   Revision History

ANA#25

High-Speed Data System Coupling to the Clock System

Revision(s) Affected:

AWR2243 ES1.0, ES1.1

Description:

Data transfer over LVDS and CSI interface with repeatable patterns could interfere with the clock system and cause low-level spurs in the Rx spectrum and show up in the 2D-FFT. In case of CSI interface, the mode transitions (LP-to-HS or HS-to-LP) could also cause interference in the clock system.

Workaround(s):

The firmware allows applying random dither to the CSI data transfer start time. This can be controlled using the "AWR_DEV_CSI2_DELAY_DUMMY_CFG_SET_SB" API. With the dithering the glitch on the synthesizer frequency error gets spread out in time, across the chirps of a frame, reducing the impact in the 2D-FFT.