SNAA345 December   2020 LMK5C33216

 

  1.   Trademarks
  2. Introduction
  3. Wander Generation
    1. 2.1 Wander Generation MTIE Option 1, G.8262 EEC Option 1
    2. 2.2 Wander Generation TDEV G.8262 EEC Option 1
    3. 2.3 Wander Generation MTIE Stratum ITU-T G.8262 EEC Option 2
    4. 2.4 Wander Generation TDEV G.8262 EEC Option 2
  4. Wander Transfer
    1. 3.1 Transfer Function of the PLL for Option 1 and Option 2
    2. 3.2 Wander Transfer TDEV G.8262 Option 2
  5. Wander Tolerance
    1. 4.1 Wander Tolerance G.8262 Option 1
    2. 4.2 Wander Tolerance G.8262 Option 2
  6. Jitter Tolerance
    1. 5.1 Jitter Tolerance G.8262 Option 1 and Option 2
  7. Phase Transient Generation
    1. 6.1 Short-Term Phase Transient Response G.8262 Option 1
    2. 6.2 Short-Term Phase Transient Response G.8262 Option 2
    3. 6.3 Phase Transient Generation With Signal Interruptions G.8262 EEC Option 1
    4. 6.4 Phase Discontinuity G.8262 Option 1
    5. 6.5 Phase Discontinuity G.8262 Option 2
  8. Holdover
    1. 7.1 Holdover G.8262 Option 1
    2. 7.2 Holdover G.8262 Option 2
  9. Free-Run Accuracy
    1. 8.1 Free-Run Accuracy G.8262 Option 1 and Option 2
  10. Pull-In and Hold-In
    1. 9.1 Pull-In Range G.8262 Option 1 and Option 2
  11. 10Conclusion
  12. 11References

Short-Term Phase Transient Response G.8262 Option 1

For this test, the device is forced into holdover for 15 seconds by performing a manual switch from a valid active clock input (IN0) to another input with no valid signal (IN1), then the holdover state is exited by manually switching back to the valid active clock input. The test is completed after an entry into holdover and exit from holdover has taken place within 15 seconds. The output phase variation, relative to the input reference before it was lost, is bounded by the following requirements.

The phase error must not exceed ∆t + 5 × 10-8 × S seconds over any period S up to 15 seconds. ∆t represents two phase jumps that may occur during the transition into and out of holdover state which both must not exceed 120 ns with a temporary frequency offset of no more than 7.5 ppm. The resultant overall requirements is summarized in green in Figure 6-2 (Figure 12 in the G.8262 specification). This figure is intended to depict the worst-case phase movement attributable to an EEC reference clock switch.

The LMK5C33216 passed the requirements for short-term phase transient response. No significant phase hits were observed during holdover entry and exit using LMK5C33216.

GUID-20201210-CA0I-JCDF-BGLD-P5BV3K2NXLBX-low.svgFigure 6-2 Short-Term Phase Transient Result