SLUS828D December   2008  – October 2017 UCC28019A

PRODUCTION DATA.  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
      1. 7.3.1  Soft-Start
      2. 7.3.2  System Protection
        1. 7.3.2.1  VCC Undervoltage Lockout (UVLO)
        2. 7.3.2.2  Input Brown-Out Protection (IBOP)
        3. 7.3.2.3  Output Overvoltage Protection (OVP)
        4. 7.3.2.4  Open Loop Protection/Standby (OLP/Standby)
        5. 7.3.2.5  ISENSE Open-Pin Protection (ISOP)
        6. 7.3.2.6  Output Undervoltage Detection (UVD) and Enhanced Dynamic Response (EDR)
        7. 7.3.2.7  Over-Current Protection
        8. 7.3.2.8  Soft Over Current (SOC)
        9. 7.3.2.9  Peak Current Limit (PCL)
        10. 7.3.2.10 Current Sense Resistor, RISENSE
      3. 7.3.3  Gate Driver
      4. 7.3.4  Current Loop
      5. 7.3.5  ISENSE and ICOMP Functions
      6. 7.3.6  Pulse Width Modulator
      7. 7.3.7  Control Logic
      8. 7.3.8  Voltage Loop
      9. 7.3.9  Output Sensing
      10. 7.3.10 Voltage Error Amplifier
      11. 7.3.11 Non-Linear Gain Generation
    4. 7.4 Device Functional Modes
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1  Current Calculations
        2. 8.2.2.2  Bridge Rectifier
        3. 8.2.2.3  Input Capacitor
        4. 8.2.2.4  Boost Inductor
        5. 8.2.2.5  Boost Diode
        6. 8.2.2.6  Switching Element
        7. 8.2.2.7  Sense Resistor
        8. 8.2.2.8  Output Capacitor
        9. 8.2.2.9  Output Voltage Set Point
        10. 8.2.2.10 Loop Compensation
        11. 8.2.2.11 Brown Out Protection
      3. 8.2.3 Application Curves
  9. Power Supply Recommendations
    1. 9.1 Bias Supply
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
  11. 11Device and Documentation Support
    1. 11.1 Device Support
      1. 11.1.1 Related Products
    2. 11.2 Documentation Support
      1. 11.2.1 Related Documentation
    3. 11.3 Community Resources
    4. 11.4 Trademarks
    5. 11.5 Electrostatic Discharge Caution
    6. 11.6 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

Pin Configuration and Functions

D, P Package
8-Pin SOIC, 8-Pin PDIP
Top View
UCC28019A pinout_lus828.gif

Pin Functions

PIN I/O DESCRIPTION
NAME NO.
SOIC, PDIP
GND 1 Ground: device ground reference.
ICOMP 2 O Current loop compensation: Transconductance current amplifier output. A capacitor connected to GND provides compensation and averaging of the current sense signal in the current control loop. The controller is disabled if the voltage on ICOMP is less than 0.6 V.
ISENSE 3 I Inductor current sense: Input for the voltage across the external current sense resistor, which represents the instantaneous current through the PFC boost inductor. This voltage is averaged by the current amplifier to eliminate the effects of ripple and noise. Soft Over Current (SOC) limits the average inductor current. Cycle-by-cycle Peak Current Limit (PCL) immediately shuts off the GATE drive if the peak-limit voltage is exceeded. An internal 1.5-μA current source pulls ISENSE above 0.1 V to shut down PFC operation if this pin becomes open-circuited. Use a 220-Ω resistor between this pin and the current sense resistor to limit inrush-surge currents into this pin.
VINS 4 I Input ac voltage sense: A filtered resistor-divider network connects from this pin to the rectified-mains node. Input Brown-Out Protection (IBOP) detects when the system ac-input voltage is above a user-defined normal operating level, or below a user-defined “brown-out” level. At startup the controller is disabled until the VINS voltage exceeds a threshold of 1.5 V, initiating a soft start. The controller is also disabled if VINS drops below the brown-out threshold of 0.8 V. Operation will not resume until both VINS and VSENSE voltages exceed their enable thresholds, initiating another soft start.
VCOMP 5 O Voltage loop compensation: Transconductance voltage error amplifier output. A resistor-capacitor network connected from this pin to GND provides compensation. VCOMP is held at GND until VCC, VINS, and VSENSE all exceed their threshold voltages. Once these conditions are satisfied, VCOMP is charged until the VSENSE voltage reaches 99% of its nominal regulation level. When Enhanced Dynamic Response (EDR) is engaged, a higher transconductance is applied to VCOMP to reduce the charge time for faster transient response. Soft Start is programmed by the capacitance on this pin. The EDR higher transconductance is inhibited during Soft Start.
VSENSE 6 I Output voltage sense: An external resistor-divider network connected from this pin to the PFC output voltage provides feedback sensing for regulation to the internal 5-V reference voltage. A small capacitor from this pin to GND filters high-frequency noise. Standby mode disables the controller and discharges VCOMP when the voltage at VSENSE drops below the enable threshold of 0.8 V. An internal 100-nA current source pulls VSENSE to GND for Open-Loop Protection (OLP), including pin disconnection. Output Over-Voltage Protection (OVP) disables the GATE output when VSENSE exceeds 105% of the reference voltage. Enhanced Dynamic Response (EDR) rapidly returns the output voltage to its normal regulation level when a system line or load step causes VSENSE to fall below 95% of the reference voltage.
VCC 7 Device supply: External bias supply input. Under-Voltage Lockout (UVLO) disables the controller until VCC exceeds a turn-on threshold of 10.5 V. Operation continues until VCC falls below the turn-off (UVLO) threshold of 9.5 V. A ceramic by-pass capacitor of 0.1 μF minimum value should be connected from VCC to GND as close to the device as possible for high frequency filtering of the VCC voltage.
GATE 8 O Gate drive: Integrated push-pull gate driver for one or more external power MOSFETs. Typical 2.0-A sink and 1.5-A source capability. Output voltage is typically clamped at 12.5 V.