ZHCSJ49F March 2017 – February 2019 TDA2P-ACD
PRODUCTION DATA.
Table 5-27 summarizes the DLL characteristics and assumes testing over recommended operating conditions.
| NAME | DESCRIPTION | MIN | TYP | MAX | UNIT |
|---|---|---|---|---|---|
| finput | Input clock frequency (EMIF_DLL_FCLK) | 266 | MHz | ||
| tlock | Lock time | 50k | cycles | ||
| trelock | Relock time (a change of the DLL frequency implies that DLL must relock) | 50k | cycles |