9.6.1.37 CHAN_FAULT Register (Offset = 70h) [reset = 0x00]
CHAN_FAULT is shown in Figure 106 and described in Table 43.
Return to Summary Table.
Figure 106. CHAN_FAULT Register
| 7 |
6 |
5 |
4 |
3 |
2 |
1 |
0 |
| RESERVED |
CH1_DC_1 |
CH2_DC_1 |
CH1_OC_I |
CH2_OC_I |
| R |
R |
R |
R |
R |
|
Table 43. CHAN_FAULT Register Field Descriptions
| Bit |
Field |
Type |
Reset |
Description |
| 7-4 |
RESERVED |
R |
0000 |
This bit is reserved
|
| 3 |
CH1_DC_1 |
R |
0 |
Left channel DC fault
|
| 2 |
CH2_DC_1 |
R |
0 |
Right channel DC fault
|
| 1 |
CH1_OC_I |
R |
0 |
Left channel over current fault
|
| 0 |
CH2_OC_I |
R |
0 |
Right channel over current fault
|