ZHCSL88 October   2020 SN65HVD64

PRODUCTION DATA  

  1. 特性
  2. 应用
  3. 说明
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information
    5. 6.5 Electrical Characteristics
    6. 6.6 Switching Characteristics
    7. 6.7 Typical Characteristics
  7. Parameter Measurement Information
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 Coaxial Interface
      2. 8.3.2 Reference Input
      3. 8.3.3 RS-485 Direction Control
    4. 8.4 Device Functional Modes
  9. Application and Implementation
    1. 9.1 Application Information
      1. 9.1.1 Driver Amplitude Adjust
      2. 9.1.2 Direction Control
      3. 9.1.3 Direction Control Time Constant
      4. 9.1.4 Conversion Between dBm and Peak-to-Peak Voltage
    2. 9.2 Typical Application
      1. 9.2.1 Design Requirements
      2. 9.2.2 Detailed Design Procedure
      3. 9.2.3 Application Curve
  10. 10Power Supply Recommendations
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
  12. 12Device and Documentation Support
    1. 12.1 Documentation Support
      1. 12.1.1 Related Documentation
    2. 12.2 Receiving Notification of Documentation Updates
    3. 12.3 Support Resources
    4. 12.4 Trademarks
    5. 12.5 Electrostatic Discharge Caution
    6. 12.6 Glossary

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

Pin Configuration and Functions

GUID-B02ED1B4-322E-448B-9651-37F0E2D78E63-low.gif Figure 5-1 RGT Package, 16-Pin VQFN, Top View
Table 5-1 Pin Functions
PIN DESCRIPTION
NAME NO. TYPE
BIAS 10 O Bias voltage output for setting driver output power by external resistors
DIR 5 O Direction control output signal for bus arbitration
DIRSET1 7 DIRSET1 and DIRSET2: Bits to set the duration of DIR
DIRSET[2:1]: [L:L] = 9.6 kbps; [L:H] = 38.4 kbps; [H:L] = 115 kbps; [H:H] = standby mode
DIRSET2 6
GND 8 Ground
16
RES 9 P Input voltage to adjust driver output power that is set by external resistors from BIAS pin to GND
RXIN 11 I Modulated input signal to the receiver
RXOUT 4 O Digital data bit stream from receiver
SYNCOUT 1 O Open-drain output to synchronize other devices to the 4x-carrier oscillator at XTAL1 and XTAL2
TXIN 2 I Digital data bit stream to driver
TXOUT 12 O Modulated output signal from the driver
VCC 13 P Analog supply voltage for the device
VL 3 P Logic supply voltage for the device
XTAL1 14 I/O I/O pins of the crystal oscillator. Connect a 4 × fC crystal between these pins or connect XTAL1 to an 8.704-MHz clock and connect XTAL2 to GND.
XTAL2 15
EP Exposed pad. Connection to ground plane is recommended for best thermal conduction.