ZHCSHB4C January 2018 – December 2019 MSP430FR2512 , MSP430FR2522
PRODUCTION DATA.
请参考 PDF 数据表获取器件具体的封装图。
Table 4-2 describes the signals for all device variants and package options.
| FUNCTION | SIGNAL NAME | PIN NUMBER | PIN TYPE(1) | DESCRIPTION | |
|---|---|---|---|---|---|
| RHL | PW | ||||
| ADC | A0 | 2 | 2 | I | Analog input A0 |
| A1 | 1 | 1 | I | Analog input A1 | |
| A2 | 20 | 16 | I | Analog input A2 | |
| A3 | 19 | 15 | I | Analog input A3 | |
| A4 | 13 | 9 | I | Analog input A4 | |
| A5 | 12 | – | I | Analog input A5 | |
| A6 | 11 | – | I | Analog input A6 | |
| A7 | 10 | – | I | Analog input A7 | |
| Veref+ | 2 | 2 | I | ADC positive reference | |
| Veref- | 20 | 16 | I | ADC negative reference | |
| CapTIvate | CAP0.0 | 17 | 13 | I/O | CapTIvate channel |
| CAP0.1 | 16 | 12 | I/O | CapTIvate channel | |
| CAP0.2 | 15 | 11 | I/O | CapTIvate channel | |
| CAP0.3 | 14 | 10 | I/O | CapTIvate channel | |
| CAP1.0(2) | 2 | 2 | I/O | CapTIvate channel | |
| CAP1.1(2) | 1 | 1 | I/O | CapTIvate channel | |
| CAP1.2(2) | 20 | 16 | I/O | CapTIvate channel | |
| CAP1.3(2) | 19 | 15 | I/O | CapTIvate channel | |
| SYNC | 13 | 9 | I | CapTIvate synchronous trigger input for processing and conversion | |
| Clock | ACLK | 1 | 1 | I/O | ACLK output |
| MCLK | 19 | 15 | O | MCLK output | |
| SMCLK | 20 | 16 | O | SMCLK output | |
| XIN | 7 | 7 | I | Input terminal for crystal oscillator | |
| XOUT | 8 | 8 | O | Output terminal for crystal oscillator | |
| Debug | SBWTCK | 3 | 3 | I | Spy-Bi-Wire input clock |
| SBWTDIO | 4 | 4 | I/O | Spy-Bi-Wire data input/output | |
| TCK | 17 | 13 | I | Test clock | |
| TCLK | 15 | 11 | I | Test clock input | |
| TDI | 15 | 11 | I | Test data input | |
| TDO | 14 | 10 | O | Test data output | |
| TEST | 3 | 3 | I | Test mode pin – selected digital I/O on JTAG pins | |
| TMS | 16 | 12 | I | Test mode select | |
| GPIO | P1.0 | 2 | 2 | I/O | General-purpose I/O |
| P1.1 | 1 | 1 | I/O | General-purpose I/O | |
| P1.2 | 20 | 16 | I/O | General-purpose I/O | |
| P1.3 | 19 | 15 | I/O | General-purpose I/O | |
| P1.4 | 17 | 13 | I/O | General-purpose I/O(5) | |
| P1.5 | 16 | 12 | I/O | General-purpose I/O(5) | |
| P1.6 | 15 | 11 | I/O | General-purpose I/O(5) | |
| P1.7 | 14 | 10 | I/O | General-purpose I/O(5) | |
| P2.0 | 8 | 8 | I/O | General-purpose I/O | |
| P2.1 | 7 | 7 | I/O | General-purpose I/O | |
| P2.2 | 13 | 9 | I/O | General-purpose I/O | |
| P2.3 | 12 | – | I/O | General-purpose I/O | |
| P2.4 | 11 | – | I/O | General-purpose I/O | |
| P2.5 | 10 | – | I/O | General-purpose I/O | |
| P2.6 | 9 | – | I/O | General-purpose I/O | |
| I2C | UCB0SCL(3) | 19 | 15 | I/O | eUSCI_B0 I2C clock |
| UCB0SDA(3) | 20 | 16 | I/O | eUSCI_B0 I2C data | |
| UCB0SCL(3) | 9 | – | I/O | eUSCI_B0 I2C clock | |
| UCB0SDA(3) | 10 | – | I/O | eUSCI_B0 I2C data | |
| Power | DVCC | 5 | 5 | P | Power supply |
| DVSS | 6 | 6 | P | Power ground | |
| VREF+ | 1 | 1 | P | Output of positive reference voltage with ground as reference | |
| VREG | 18 | 14 | O | CapTIvate regulator external decoupling capacitor | |
| SPI | UCA0STE | 14 | 10 | I/O | eUSCI_A0 SPI slave transmit enable |
| UCA0CLK | 15 | 11 | I/O | eUSCI_A0 SPI clock input/output | |
| UCA0SOMI(3)(4) | 16 | 12 | I/O | eUSCI_A0 SPI slave out/master in | |
| UCA0SIMO(3)(4) | 17 | 13 | I/O | eUSCI_A0 SPI slave in/master out | |
| UCA0SOMI(3)(4) | 7 | 7 | I/O | eUSCI_A0 SPI slave out/master in | |
| UCA0SIMO(3)(4) | 8 | 8 | I/O | eUSCI_A0 SPI slave in/master out | |
| UCB0STE(3) | 2 | 2 | I/O | eUSCI_B0 slave transmit enable | |
| UCB0CLK(3) | 1 | 1 | I/O | eUSCI_B0 clock input/output | |
| UCB0SOMI(3) | 19 | 15 | I/O | eUSCI_B0 SPI slave out/master in | |
| UCB0SIMO(3) | 20 | 16 | I/O | eUSCI_B0 SPI slave in/master out | |
| UCB0STE(3) | 12 | – | I/O | eUSCI_B0 slave transmit enable | |
| UCB0CLK(3) | 11 | – | I/O | eUSCI_B0 clock input/output | |
| UCB0SOMI(3) | 9 | – | I/O | eUSCI_B0 SPI slave out/master in | |
| UCB0SIMO(3) | 10 | – | I/O | eUSCI_B0 SPI slave in/master out | |
| System | NMI | 4 | 4 | I | Nonmaskable interrupt input |
| RST | 4 | 4 | I | Active-low reset input | |
| Timer_A | TA0.1 | 17 | 13 | I/O | Timer TA0 CCR1 capture: CCI1A input, compare: Out1 outputs |
| TA0.2 | 16 | 12 | I/O | Timer TA0 CCR2 capture: CCI2A input, compare: Out2 outputs | |
| TA0CLK | 15 | 11 | I | Timer clock input TACLK for TA0 | |
| TA1.1 | 13 | 9 | I/O | Timer TA1 CCR1 capture: CCI1A input, compare: Out1 outputs | |
| TA1.2 | 12 | – | I/O | Timer TA1 CCR2 capture: CCI2A input, compare: Out2 outputs | |
| TA1CLK | 11 | – | I | Timer clock input TACLK for TA1 | |
| UART | UCA0RXD(3) | 16 | 12 | I | eUSCI_A0 UART receive data |
| UCA0TXD(3) | 17 | 13 | O | eUSCI_A0 UART transmit data | |
| UCA0RXD(3) | 7 | 7 | I | eUSCI_A0 UART receive data | |
| UCA0TXD(3) | 8 | 8 | O | eUSCI_A0 UART transmit data | |
| QFN Pad | QFN thermal pad | Pad | – | – | QFN package exposed thermal pad. TI recommends connecting to VSS. |