ZHCSCN8A May 2014 – September 2018 MSP430F6745A , MSP430F6746A , MSP430F6747A , MSP430F6748A , MSP430F6749A , MSP430F6765A , MSP430F6766A , MSP430F6767A , MSP430F6768A , MSP430F6769A , MSP430F6775A , MSP430F6776A , MSP430F6777A , MSP430F6778A , MSP430F6779A
PRODUCTION DATA.
| PARAMETER | TEST CONDITIONS | VCC | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|---|
| tSTE,LEAD | STE lead time, STE low to clock | 2 V | 4 | ns | |||
| 3 V | 3 | ||||||
| tSTE,LAG | STE lag time, Last clock to STE high | 2 V | 0 | ns | |||
| 3 V | 0 | ||||||
| tSTE,ACC | STE access time, STE low to SOMI data out | 2 V | 46 | ns | |||
| 3 V | 24 | ||||||
| tSTE,DIS | STE disable time, STE high to SOMI high impedance | 2 V | 38 | ns | |||
| 3 V | 25 | ||||||
| tSU,SI | SIMO input data setup time | 2 V | 2 | ns | |||
| 3 V | 1 | ||||||
| tHD,SI | SIMO input data hold time | 2 V | 2 | ns | |||
| 3 V | 2 | ||||||
| tVALID,SO | SOMI output data valid time(2) | UCLK edge to SOMI valid,
CL = 20 pF |
2 V | 55 | ns | ||
| 3 V | 32 | ||||||
| tHD,SO | SOMI output data hold time(3) | CL = 20 pF | 2 V | 24 | ns | ||
| 3 V | 16 | ||||||
Figure 5-13 SPI Slave Mode, CKPH = 0
Figure 5-14 SPI Slave Mode, CKPH = 1 Table 5-32 lists the characteristics of the eUSCI in I2C mode.