ZHCSSE5B July 2014 – September 2023 LV284
PRODUCTION DATA
Figure 5-1 DDC Package, 6-Pin TSOT-6L
(Top View) | PIN | I/O | DESCRIPTION | |
|---|---|---|---|
| NAME | NO. | ||
| CB | 1 | I | SW FET gate bias voltage. Connect Cboot cap between CB and SW. |
| GND | 2 | G | Ground Connection. |
| FB | 3 | I | Feedback Pin. Set feedback voltage divider ratio with VOUT = VFB (1+(R1/R2)) |
| SHDN | 4 | I | Enable and disable input pin(high voltage tolerant). Internal pull-up current source. Pull below 1.25 V to disable. Float to enable. Adjust the input undervoltage lockout with two resistors. |
| VIN | 5 | I | Power input voltage pin. Input for internal supply and drain node input for internal high-side MOSFET. |
| SW | 6 | O | Switch node. Connect to inductor, diode and Cboot cap. |