ZHCSDH0C December 2014 – January 2018 LP3907-Q1
PRODUCTION DATA.
| MIN | NOM | MAX | UNIT | |||
|---|---|---|---|---|---|---|
| ƒCLK | Clock frequency | 400 | kHz | |||
| tBF | Bus-free time between start and stop | See(1) | 1.3 | µs | ||
| tHOLD | Hold time repeated start condition | 0.6 | µs | |||
| tCLKLP | CLK low period | 1.3 | µs | |||
| tCLKHP | CLK high period | 0.6 | µs | |||
| tSU | Set-up time repeated start condition | 0.6 | µs | |||
| tDATAHLD | Data hold time | 0 | µs | |||
| tDATASU | Data set-up time | 100 | ns | |||
| TSU | Set-up time for start condition | 0.6 | µs | |||
| TTRANS | Maximum pulse width of spikes that must be suppressed by the input filter of both DATA & CLK signals | 50 | ns | |||