ZHCSO21 may 2021 BQ25720
PRODUCTION DATA
| MIN | NOM | MAX | UNIT | ||
|---|---|---|---|---|---|
| SMBus TIMING CHARACTERISTICS | |||||
| tr | SCL/SDA rise time | 300 | ns | ||
| tf | SCL/SDA fall time | 300 | ns | ||
| tHIGH | SCL pulse width high | 0.6 | 50 | µs | |
| tLOW | SCL pulse width low | 1.3 | µs | ||
| tSU:STA | Setup time for START condition | 0.6 | µs | ||
| tHD:STA | Start condition hold time after which first clock pulse is generated | 0.6 | µs | ||
| tSU:DAT | Data setup time | 100 | ns | ||
| tHD:DAT | Data hold time | 300 | ns | ||
| tSU:STO | Set up time for STOP condition | 0.6 | µs | ||
| tBUF | Bus free time between START and STOP conditions | 1.3 | µs | ||
| fSCL | Clock frequency | 10 | 400 | kHz | |
| HOST COMMUNICATION FAILURE | |||||
| tTIMEOUT | SMBus bus release timeout(1) | 25 | 35 | ms | |
| tBOOT | Deglitch for watchdog reset signal | 10 | ms | ||
| tWDI | Watchdog timeout period, REG0x12[14:13]=01 | 4 | 5.5 | 7 | s |
| Watchdog timeout period, REG0x12[14:13]=10 | 70 | 88 | 105 | s | |
| Watchdog timeout period, REG0x12[14:13]=11 | 140 | 175 | 210 | s | |