ZHCSDC3E June 2014 – January 2019 AM4372 , AM4376 , AM4377 , AM4378 , AM4379
PRODUCTION DATA.
Table 5-71 assumes testing over the recommended operating conditions and electrical characteristic conditions below (see Figure 5-93).
| TIMING CONDITION PARAMETER | VALUE | UNIT | ||
|---|---|---|---|---|
| MIN | MAX | |||
| Output Condition | ||||
| CLOAD | Output load capacitance | 10 | pF | |
| NO. | PARAMETER | OPP100 | OPP50 | UNIT | |||
|---|---|---|---|---|---|---|---|
| MIN | MAX | MIN | MAX | ||||
| DL0 | td(pclkA-hsync) | Delay time, output pixel clock dss_pclk active edge to output horizontal synchronization dss_hsync transition | -2.4 | 2.4 | -3.5 | 2.5 | ns |
| DL1 | td(pclkA-vsync) | Delay time, output pixel clock dss_pclk active edge to output vertical synchronization dss_vsync transition | -2.4 | 2.4 | -3.5 | 2.5 | ns |
| DL2 | td(pclkA-acbiasA) | Delay time, output pixel clock dss_pclk active edge to output data enable dss_acbias active level | -2.4 | 2.4 | -3.5 | 2.5 | ns |
| DL3 | td(pclkA-dV) | Delay time, output pixel clock dss_pclk active edge to output data dss_data[23:0] valid | -2.4 | 2.4 | -3.5 | 2.5 | ns |
| DL4 | 1 / tc(pclk) | Frequency(1), output pixel clock dss_pclk | 100 | 75 | MHz | ||
| DL5 | tw(pclk) | Pulse duration, output pixel clock dss_pclk low or high | 0.45P(2) | 0.55P(2)(3) | 0.45P(2) | 0.55P(2)(3) | ns |
| tJ(pclk) | Peak-peak jitter, output pixel clock dss_pclk | 200 | 200 | ps | |||